# **TJA1445** # High-speed CAN transceiver with partial networking Rev. 0.5 — 30 November 2023 Objective data sheet CONFIDENTIAL # 1 General description The TJA1445 is a high-speed CAN transceiver that provides an interface between a controller area network (CAN) or CAN FD (flexible data rate) protocol controller and the physical two-wire CAN bus. TJA1445 transceivers implement the CAN physical layer as defined in ISO 11898-2:2016 and SAE J2284-1 to SAE J2284-5, making them fully interoperable with high-speed classical CAN and CAN FD transceivers. The TJA1445 was developed in compliance with ISO26262, achieving ASIL-B. The TJA1445 features very low power consumption in Standby and Sleep modes. It supports CAN partial networking by means of selective wake-up functionality as specified in ISO11898-2:2016, making the TJA1445 the ideal choice for CAN system implementations where only nodes that are needed can be activated at any time. Nodes that are not needed for the function being performed can be powered down to minimize system power consumption, even when CAN bus traffic is running. The TJA1445 includes an SPI for configuration, mode control and diagnostics. The TJA1445B additionally features three general-purpose I/O pins (GPIO) and a CAN transmitter enable/disable input. The TJA1445 can be configured to ignore CAN FD frames while waiting for a valid wake-up frame. This additional feature of partial networking, called CAN FD passive, is the perfect fit for networks that support classical CAN or CAN FD communications. It allows classical CAN controllers that do not need to communicate CAN FD messages to remain in partial networking Sleep/Standby mode during CAN FD communication without generating bus errors. ### 2 Features and benefits ### 2.1 General - ISO 11898-2:2016, SAE J2284-1 to SAE J2284-5 and SAE J1939-14 compliant - ISO 26262, ASIL-B compliant - · Partial networking capability through selective wake-up functionality - Configurable general-purpose I/O (GPIO) pins (TJA1445B) - Second RXD and/or TXD pins (RXD2/TXD2), configurable via GPIO (TJA1445B) - Direct transmitter on/off control input (TXEN\_N) (TJA1445B) - · Autonomous bus biasing - Low electromagnetic emission (EME) and high electromagnetic immunity (EMI) - Qualified according to AEC-Q100 Grade 1 - VIO input for interfacing with 1.8 V, 3.3 V to 5 V microcontrollers - · Listen-only mode for node diagnosis and failure containment - TJA1445A available in an SO14 package and leadless HVSON14 package with automatic optical inspection (AOI) capabilities - TJA1445B available in a DHVQFN18 package with automatic optical inspection (AOI) capabilities - Dark green product (halogen free and restriction of hazardous substances (RoHS) compliant) - · Selectable interrupts on RXD; option to signal only wake-up and power-on related interrupts or all interrupts #### High-speed CAN transceiver with partial networking - · 4-byte general-purpose memory - SPI system reset - · End-of-line microcontroller flashing support through CAN pins - · Selectable WAKE pin filter time # 2.2 Predictable and fail-safe behavior - · Undervoltage detection on all supply pins with defined behavior below the undervoltage thresholds - Full functionality guaranteed from the undervoltage detection thresholds up to the maximum limiting voltage values - Transceiver disengages from the bus (high-ohmic) when the battery voltage drops below the Off mode threshold - · Internal biasing of TXD to enable defined fail-safe behavior ### 2.3 Low-power management - Very low-current Standby and Sleep modes, with host, local and remote wake-up capability - · Local wake-up via the WAKE pin - Remote wake-up via a wake-up pattern (WUP) or wake-up frame (WUF) - Configurable CAN wake-up pattern (dom-rec-dom according ISO11898-2:2016 or dom-rec-dom-rec according to upcoming ISO11898-2:2023 update) - Wake-up frame according to ISO 11898-2:2016 - Entire node containing the TJA1445 can be powered down via INH while still supporting local and remote wake-up - Only V<sub>BAT</sub> is needed to support local and remote wake-up ### 2.4 Diagnosis and Protection - · Overtemperature diagnosis and protection - · Transmit data (TXD) dominant time-out diagnosis - · Bus dominant failure diagnosis - Cold start diagnosis (first battery connection) - High ESD handling capability on the bus pins (8 kV IEC and 8 kV HBM) - · Bus pins and VBAT protected against automotive transients # 3 Ordering information Table 1. Ordering information | Type number | Package | Package | | | | | | |-------------|----------|------------------------------------------------------------------------------------------------------------------|-----------|--|--|--|--| | | Name | Name Description | | | | | | | TJA1445AT | SO14 | plastic small outline package; 14 leads; body width 3.9 mm | SOT108-1 | | | | | | TJA1445ATK | HVSON14 | HVSON14 plastic thermal enhanced very thin small outline package; no leads; 14 terminals; body 3 × 4.5 × 0.85 mm | | | | | | | TJA1445BHG | DHVQFN18 | plastic thermal enhanced very thin small outline package; no leads; 18 terminals; body 3 × 4.5 × 0.85 mm | SOT2163-1 | | | | | # High-speed CAN transceiver with partial networking # 4 Block diagram ### High-speed CAN transceiver with partial networking # 5 Pinning information # 5.1 Pinning # 5.2 Pin description Table 2. Pin description: TJA1445A | Symbol | Pin | Type <sup>[1]</sup> | Description | |--------------------|-----|---------------------|------------------------------------------------------------------------------------------------------------| | TXD | 1 | I | transmit data input | | GND <sup>[2]</sup> | 2 | G | ground | | VCC | 3 | Р | 5 V supply voltage input | | RXD | 4 | 0 | receive data output | | VIO | 5 | Р | supply voltage input for I/O level adapter | | SDO | 6 | I | SPI data output | | INH | 7 | AO | inhibit output for switching external voltage supplies or indicating wake-up from Sleep mode (active-HIGH) | | SCK | 8 | I | SPI clock input | | WAKE | 9 | AI | local wake-up input | | VBAT | 10 | Р | battery supply voltage input | | SDI | 11 | I | SPI data input | | CANL | 12 | AIO | LOW-level CAN bus line | | CANH | 13 | AIO | HIGH-level CAN bus line | | SCSN | 14 | I | SPI chip select input (active-LOW) | <sup>[1]</sup> I: digital input; O: digital output; AI: analog input; AO: analog output; AIO: analog input/output; P: power supply; G: ground. TJA1445 All information provided in this document is subject to legal disclaimers. © 2023 NXP B.V. All rights reserved. <sup>[2]</sup> HVSON14 package die supply ground is connected to both the GND pin and the exposed center pad. The GND pin must be soldered to board ground. For enhanced thermal and electrical performance, it is also recommended to solder the exposed center pad to board ground. Table 3. Pin description: TJA1445B | Symbol | Pin | Type <sup>[1]</sup> | Description | | | | |--------------------|-----|---------------------|------------------------------------------------------------------------------------------------------------|--|--|--| | TXD | 1 | I | transmit data input | | | | | GND <sup>[2]</sup> | 2 | G | ound | | | | | VCC | 3 | Р | 5 V supply voltage input | | | | | RXD | 4 | 0 | receive data output | | | | | VIO | 5 | Р | supply voltage input for I/O level adapter | | | | | SDO | 6 | I | SPI data output | | | | | INH | 7 | AO | inhibit output for switching external voltage supplies or indicating wake-up from Sleep mode (active-HIGH) | | | | | GPIO3 | 8 | I/O | general purpose input/output 3 | | | | | TXEN_N | 9 | I | CAN transmitter enable/disable input (active-LOW) | | | | | SCK | 10 | I | SPI clock input | | | | | WAKE | 11 | Al | local wake-up input | | | | | VBAT | 12 | Р | battery supply voltage input | | | | | SDI | 13 | I | SPI data input | | | | | CANL | 14 | AIO | LOW-level CAN bus line | | | | | CANH | 15 | AIO | HIGH-level CAN bus line | | | | | SCSN | 16 | I | SPI chip select input (active-LOW) | | | | | GPIO1 | 17 | I/O | general purpose input/output 1 | | | | | GPIO2 | 18 | I/O | general purpose input/output 2 | | | | I: digital input; O: digital output; AI: analog input; AO: analog output; AIO: analog input/output; P: power supply; G: ground. DHVQFN18 package die supply ground is connected to both the GND pin and the exposed center pad. The GND pin must be soldered to board ground. For enhanced thermal and electrical performance, it is also recommended to solder the exposed center pad to board ground. High-speed CAN transceiver with partial networking # 6 Functional description # 6.1 Supply Table 4. Supply description | Supply | Description | |------------------|---------------------------------------------------------------------------------------------------------| | V <sub>BAT</sub> | Main supply for the device, needed for all internal processes; supplies the CAN receivers | | V <sub>CC</sub> | Supply for the CAN transmitter and for bus biasing | | V <sub>IO</sub> | Reference level for the digital interface pins TXD and RXD, the SPI interface, TXEN_N and the GPIO pins | # 6.2 System operating modes <u>Table 5</u> contains a summary of the system finite state machine (FSM\_MAIN) operating modes. A mode transition diagram is shown in <u>Figure 4</u>. Mode changes are completed after transition time $t_{t(moch)}$ . Abbreviations used in the mode transition diagram are defined in <u>Table 6</u>. Table 5. FSM\_MAIN operating modes | Operating mode | Description | |----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Off | The device switches to Off mode and is deactivated as a result of a low supply level on pin VBAT. | | Boot | The device starts up and loads the configuration in Boot mode (it switches to Check_SNM mode after $t_{\text{startup}}$ ). | | Check_SNM | The CAN bus is checked for a dominant state meeting Start-to-Normal mode (SNM) transition conditions. | | Standby | Standby mode is the first-level low-power mode of the transceiver. | | Sleep | Sleep mode is the second-level low-power mode of the transceiver. In this mode, pin INH is typically used to shut down the power supply to the host controller. Wake-up requests via the CAN bus or the local WAKE pin can be received in Sleep mode (if associated interrupts are enabled; see <u>Table 35</u> ). | | ListenOnly | In ListenOnly mode, only the CAN receiver is active. | | Normal | Full transceiver and receiver capability is enabled in Normal mode. | Table 6. State diagram legend | Category | Abbreviation | Definition | | | |--------------------------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------|--|--| | VBAT pin status | BAT_UV | $V_{BAT} < V_{uvd(VBAT)}$ for t > $t_{det(uv)VBAT}$ | | | | | BAT_OK | $V_{BAT} > V_{uvd(VBAT)}$ for $t > t_{rec(uv)VBAT}$ | | | | Memory check during boot phase | BOOT_OK | passed internal memory consistency check | | | | | BOOT_FAIL | failed internal memory consistency check | | | | Start-to-Normal mode check | SNM | CAN bus must remain dominant for t > t <sub>t(snm)</sub> in Check_SNM mode; device switches to Normal mode (MC = Normal); SNMS = 1 | | | | | NO_SNM | CAN bus recessive in CHECK_SNM mode;<br>device switches to Standby mode (MC =<br>Standby); SNMS = 0 | | | | Wake-up request status | WAKEUP | valid local (WAKE) or remote (WUP/WUF) wake-<br>up trigger received | | | | | NO_WAKEUP | no valid local or remote wake-up trigger received | | | | Wake-up source selection | WAKESOURCE_SELECTED | local (WAKE/GPIO) and/or remote wake-up source selected | | | | Temperature status | NO_OVERTEMP | $T_j < T_{j(sd)rel}$ | | | | | OVERTEMP | $T_j > T_{j(sd)}$ | | | | VIO pin status | VIO_UV_LONG | $V_{IO} < V_{uvd(VIO)}$ for t > t <sub>det(uv)long</sub> | | | | | VIO_OK | $V_{IO} > V_{uvd(VIO)}$ for $t > t_{rec(uv)}$ | | | | MCU reaction timeout | MCU_REAC_EXP | no SPI activity for t > t <sub>to(MCU)</sub> | | | | Mode select | MC_NORMAL | Normal mode (MC = 1111) | | | | | MC_STANDBY | Standby mode (MC = 0110) | | | | | MC_SLEEP | Sleep mode (MC = 0001) | | | | | MC_LISTENONLY | ListenOnly mode (MC = 1000) | | | #### High-speed CAN transceiver with partial networking In the state diagram, all transitions are mutually exclusive. A battery undervoltage overrides any transition, indicated by '1' (priority 1) in Figure 4. When the device powers up, the CAN bus is checked (in Check\_SNM mode) for a bus dominant condition lasting longer than the start normal mode transition time ( $t_{(snm)}$ ). When this condition is met (SNM), the devices switches to Normal mode, without the need for an SPI mode change command. # High-speed CAN transceiver with partial networking # 6.2.1 Pin and functional block states per operating mode Table 7. Pin state per System operating mode All supplies within operating range with no error condition present. | Pin | Off/Boot/Check_SNM | Sleep | Standby | ListenOnly | Normal | |---------------|----------------------------|--------------------------------------------------------------------|--------------------------------------------------------------------|----------------------------|----------------------------| | TXD | high-Z | pull-up to V <sub>IO</sub> | pull-up to V <sub>IO</sub> | pull-up to V <sub>IO</sub> | pull-up to V <sub>IO</sub> | | RXD | high-Z | V <sub>IO</sub> or GND<br>when interrupt<br>pending <sup>[1]</sup> | V <sub>IO</sub> or GND<br>when interrupt<br>pending <sup>[1]</sup> | CAN bus status | CAN bus status | | SDO | high-Z | high-Z when<br>SCSN HIGH | high-Z when<br>SCSN HIGH | high-Z when<br>SCSN HIGH | high-Z when<br>SCSN HIGH | | INH | high-Z | high-Z | V <sub>BAT</sub> | V <sub>BAT</sub> | V <sub>BAT</sub> | | SCK | high-Z | repeater | repeater | repeater | repeater | | SDI | high-Z | repeater | repeater | repeater | repeater | | SCSN | pull-up to V <sub>IO</sub> | pull-up to V <sub>IO</sub> | pull-up to V <sub>IO</sub> | pull-up to V <sub>IO</sub> | pull-up to V <sub>IO</sub> | | TJA1445B only | | | | | | | GPIO1 | high-Z | GPIO | GPIO | GPIO | GPIO | | GPIO2 | high-Z | GPIO | GPIO | GPIO | GPIO | | GPIO3 | high-Z | GPIO | GPIO | GPIO | GPIO | | TXEN_N | GND | pull-up to V <sub>IO</sub> | pull-up to V <sub>IO</sub> | pull-up to V <sub>IO</sub> | pull-up to V <sub>IO</sub> | <sup>[1]</sup> Interrupt pending: at least one bit set in one or more interrupt status registers (see Section 6.10.10). Table 8. Functional state per System operating mode | Function | SPI configuration | Off/Boot/Check_<br>SNM | Sleep | Standby | ListenOnly | Normal | |-------------------------|-------------------|------------------------|---------------------------------|---------------------------------|-----------------------------|--------------------------| | SPI | | off | on | on | on | on | | CAN | | high-Z | GND or 2.5 V<br>bias (autobias) | GND or 2.5 V<br>bias (autobias) | 2.5 V bias and<br>RX active | 2.5 V bias and TX active | | Local wake-up | | off | on | on | on | on | | CAN wake-up | PNCOK = 0 | off | on | on | off | off | | | PNCOK = 1 | off | off | off | off | off | | Partial | PNCOK = 0 | off | off | off | off | off | | networking | PNCOK = 1 | off | on | on | on | on | | Overtemp <sup>[1]</sup> | | off | off | off | off | on | <sup>[1]</sup> Overtemperature detection remains active after a transition from Normal mode to ListenOnly mode due to an overtemperature condition. ### 6.2.2 Local wake-up via the WAKE pin The device monitors the WAKE pin and can be configured to respond on a rising and/or falling edge: - A WPR interrupt is generated on a rising edge if WPRE = 1 (see Table 35) - A WPF interrupt is generated on a falling edge if WPFE = 1 (see Table 35) # High-speed CAN transceiver with partial networking The wake-up detection filter time, the pulse width needed to trigger a wake-up event ( $t_{wake}$ ), is configured via bit WFC in <u>Table 34</u>. The WAKE pin status can be read via bit WPS in the System status register (<u>Table 16</u>). The GPIO pins on the TJA1445B can also be configured as $V_{IO}$ level wake pins (see <u>Section 6.8</u>). # 6.3 CAN operating modes <u>Table 9</u> contains a summary of the CAN finite state machine (FSM\_CAN) operating modes. A mode transition diagram is shown in <u>Figure 5</u>. Abbreviations used in the mode transition diagram are defined in <u>Table 10</u>. Table 9. CAN operating modes | Operating mode | Description | |-----------------|------------------------------------------------------------------------------------------------------------------------| | CAN Off | The CAN transceiver is disconnected from the bus (high-Z) | | CAN Offline | The CAN transceiver is in a low-power mode, able to react to a wake-up pattern (WUP) on the bus | | CAN OfflineBias | The CAN transceiver is in a low-power mode, able to react to a wake-up pattern (WUP) or wake-up frame (WUF) on the bus | | CAN ListenOnly | Only the CAN receiver is active, the RXD pin reflects the CAN bus status and is able to capture a wake-up frame (WUF) | | CAN Active | The CAN transceiver is active and able to capture a wake-up frame (WUF). | Table 10. State diagram legend | Category | Abbreviation | Definition | | |----------------|--------------|-----------------------------------------------|--| | CAN bus events | BUSSILENCE | CAN bus idle for t > t <sub>to(silence)</sub> | | | | WUP | valid CAN wake-up pattern detected | | | VCC pin status | VCC_OK | $V_{CC} > V_{uvd(VCC)}$ for $t > t_{rec(uv)}$ | | | | VCC_UV | $V_{CC} < V_{uvd(VCC)}$ for $t > t_{det(uv)}$ | | #### High-speed CAN transceiver with partial networking State transitions are mutually exclusive. An FSM\_MAIN = Off condition overrides any state transition, indicated by '1' (priority 1) in Figure 5. Low-power ListenOnly mode (LPL = 1; see Figure 5 and Table 18) is intended for Pretended Networking use cases and provides CAN listen-only behavior without a $V_{CC}$ supply. In this mode, the CAN transmitter is switched off to minimize quiescent current and CAN bus biasing is derived from $V_{BAT}$ (see Table 11). The receiver operates normally. ### 6.3.1 Functional block state per CAN operating mode Table 11. Functional block state per CAN operating mode | Block | SPI configuration | CAN Off | CAN Offline | CAN Offline<br>Bias | CAN Listen<br>Only | CAN Active | |-----------------|-------------------|---------|-------------|---------------------|--------------------|------------| | CAN transmitter | LPL = 0 | off | off | off | recessive | active [1] | | | LPL = 1 | off | off | off | off | active [1] | | CAN receiver | | off | off | off | active | active | .1445 All information provided in this document is subject to legal disclaimers. © 2023 NXP B.V. All rights reserved. #### High-speed CAN transceiver with partial networking Table 11. Functional block state per CAN operating mode...continued | Block | SPI<br>configuration | CAN Off | CAN Offline | CAN Offline<br>Bias | CAN Listen<br>Only | CAN Active | |----------|----------------------------|---------|-------------|-------------------------------------|-------------------------------------|--------------------| | CAN bias | VBATVCC = 1 | high-Z | GND | V <sub>CC</sub> /2 | V <sub>CC</sub> /2 | V <sub>CC</sub> /2 | | | LPL = 0 and<br>VBATVCC = 0 | high-Z | GND | 2.5 V derived from V <sub>BAT</sub> | V <sub>CC</sub> /2 | V <sub>CC</sub> /2 | | | LPL = 1 and<br>VBATVCC = 0 | high-Z | GND | | 2.5 V derived from V <sub>BAT</sub> | V <sub>CC</sub> /2 | <sup>[1]</sup> If TXEN\_N is HIGH in TJA1445B, status will be recessive #### 6.3.2 CAN wake-up The TJA1445 supports remote wake-up via a CAN wake-up pattern (WUP) or selective wake-up via a CAN wake-up frame (WUF). ### 6.3.2.1 CAN wake-up pattern (WUP) The CAN wake-up pattern (WUP) is used for two purposes: - To activate CAN biasing in CAN Offline mode (transition from CAN offline to CAN OfflineBias) - To trigger a CAN wake-up event The following conditions must be met to trigger a wake-up event via a CAN WUP: - The CAN transceiver is in CAN Offline or CAN OfflineBias mode - CAN wake-up enabled (CWE = 1) - CAN wake-up frame detection (WUF) deactivated (CPNC = 0 or PNCOK = 0) The TJA1445 supports both the standard (ISO11898-2:2016) and the extended (anticipated from the ISO11898-2:2023 update) wake-up patterns (see <u>Figure 6</u> and <u>Figure 7</u>). The WUP is selected via bit CWC in the CAN configuration register (<u>Table 18</u>). The wake-up pattern consists of: [ISO11898-2:2016 standard WUP] - a dominant phase of at least twake(busdom) followed by - a recessive phase of at least twake(busrec) followed by - a dominant phase of at least twake(busdom) [ISO11898-2:2023 WUP extension] • followed by a recessive phase of at least twake(busrec) Dominant or recessive bits between the phases shorter than $t_{wake(busdom)}$ or $t_{wake(busrec)}$ , respectively, are ignored. The complete dominant-recessive-dominant (standard WUP) or dominant-recessive-dominant-recessive (WUP extension) pattern must be received within $t_{to(wake)bus}$ to be recognized as a valid wake-up pattern (see Figure 6 and Figure 7). Otherwise, the internal wake-up logic is reset. The complete wake-up pattern then needs to be retransmitted to trigger a wake-up event. #### High-speed CAN transceiver with partial networking ### 6.3.2.2 CAN wake-up frame (WUF) CAN partial networking through selective wake-up detection allows a device in a CAN network to be selectively woken up in response to a dedicated wake-up frame (WUF) on the CAN bus. Selective wake-up detection uses one of two filtering methods: - Identifier-only filtering (PNDM = 0) - Identifier + data mask filtering (PNDM = 1) The following conditions must be met to enable CAN WUF functionality: - The FSM CAN is in CAN OfflineBias, CAN ListenOnly, or CAN Active mode - CAN wake-up enabled (CWE = 1) - CAN partial networking configured correctly (PNCOK = 1) - CAN partial networking enabled (CPNC = 1) - No CAN partial networking error detected (CPNERRS = 0) The TJA1445 clears PNCOK after a further write access to one or more of the CAN partial networking configuration registers: - Partial networking data rate and filter configuration register (<u>Table 31</u>) - Partial networking frame control register (Table 30) - Partial networking data mask registers (<u>Table 29</u>) - Partial networking ID registers (<u>Table 27</u>) - Partial networking ID mask registers (Table 28) - Partial networking and CAN configuration register (Table 32) Storing a new configuration involves multiple write cycles to the registers; setting PNCOK signals to the device that the configuration has been loaded. The arbitration bit rate is selected via bits CDR (see <u>Table 31</u>). CAN bit rates of 50 kbit/s, 100 kbit/s, 125 kbit/s, 250 kbit/s, 500 kbit/s, 667 kbit/s and 1000 kbit/s are supported during selective wake-up. #### 6.3.2.2.1 Identifier matching The wake-up frame format, standard (11-bit) or extended (29-bit) identifier, is selected via bit IDE in the frame control register (<u>Table 30</u>). - IDE = 0: standard CBFF (classical base frame format, 11-bit) - IDE = 1: extended CEFF (classical extended frame format, 29-bit) A valid WUF identifier is defined and stored in the ID registers (<u>Table 27</u>). An ID mask can be defined to exclude selected bits from being evaluated during WUF detection. The ID mask is defined in the mask registers (<u>Table 28</u>), where a 1 means 'don't care'. When PNDM = 0, a valid wake-up frame is detected and a wake-up event is captured (CAN wake-up interrupt generated; see <u>Table 38</u>) when: - the identifier field in the received wake-up frame matches the pattern in the ID registers (excluding the masked bits) - the frame is a valid CBFF or CEFF frame according to the ISO 11898-1:2016 (including CRC and CRC delimiter) #### High-speed CAN transceiver with partial networking ### 6.3.2.2.2 Data field matching In addition to the identifier field, the data field in the CAN frame is also evaluated during WUF detection when PNDM = 1. The data field indicates the nodes to be woken up. Within the data field, groups of nodes can be pre-defined and associated with bits in a data mask. By comparing the incoming data field with the data mask, multiple groups of nodes can be woken up simultaneously with a single wake-up message. The data length code (bits DLC in the frame control register; $\underline{\text{Table 30}}$ ) determines the number of data bytes expected (between 0 and 8) in the data field of a CAN wake-up frame. If one or more data bytes are expected (DLC $\neq$ 0000), at least one bit in the data field of the received wake-up frame must be set to 1 and at least one equivalent bit in the associated data mask register in the transceiver (see $\underline{\text{Table 29}}$ ) must also be set to 1 for a successful wake-up. Each matching pair of 1s indicates a group of nodes to be activated (since the data field is up to 8 bytes long, up to 64 groups of nodes can be defined). If DLC = 0000, a node will wake up if the WUF contains a valid identifier and the received data length code is 0000, regardless of the values stored in the data mask (the data field is not evaluated when DLC = 0000). If DLC $\neq$ 0000 and all data mask bits are set to 0, the device cannot be woken up via the CAN bus (note that all data mask bits are set to 1 by default; see <u>Table 29</u>). If a WUF contains a valid ID but the DLCs (in the Frame control register and in the WUF) don't match, the data field is ignored and no nodes are woken up. Remote frames do not contain data, but request data and can have a DLC ≠ 0000; so remote frames are not supported when PNDM = 1. If remote frames need to trigger a wake-up, identifier-only filtering should be selected (PNDM = 0). When PNDM = 1, a WUF is detected when the following conditions are met: - The identifier field in the received wake-up frame matches the pattern and format in the ID registers (Table 27), excluding masked bits. - The received CAN frame is not a Remote frame. - The received data length code matches the DLC setting in the frame control register (Table 30). - DLC ≠ 0000 and at least one bit in the data field of the received frame is set with the corresponding bit in the associated data mask register (Table 29) also set. - The frame is a valid CBFF or CEFF frame according to the ISO 11898-1:2016 (including CRC and CRC delimiter). #### High-speed CAN transceiver with partial networking ### 6.3.2.2.3 WUF error processing If the TJA1445 receives a CAN message containing a protocol error (e.g. a 'stuffing error') transmitted in advance of the ACK field, an internal error counter is incremented. If a classical CAN message (CBFF or CEFF) is received without any errors appearing in front of the ACK field, the counter is decremented. Data received after the CRC delimiter and before the next SOF is ignored by the CAN wake-up frame detector module. If the counter overflows (counter > 31), a frame detect error is captured (PNFDER = 1) and the device wakes up. The error counter value can be read via bits PN\_ERR\_ERROR\_COUNT (<u>Table 26</u>). The counter is reset to zero when no activity is detected on the CAN bus for $t_{to(silence)}$ or selective wake-up detection is disabled (CPNC = 0 OR PNCOK = 0). The status, whether the last frame was decoded successfully, can be determined via bit LFDS in the partial networking status register (<u>Table 25</u>). If selective wake-up is disabled (CPNC = 0) or partial networking is not configured correctly (PNCOK = 0), wake-up will be performed as described in <u>Section 6.3.2.1</u>. #### 6.3.2.2.4 CAN FD passive CAN frames in the ISO 11898-1:2016 compliant FD base frame format (FBFF) or FD extended frame format (FEFF) are not supported for selective wake-up. The device can be configured to tolerate these frames or treat them as invalid frames via bit PNECC in the partial networking control register (Table 32). With PNECC = 0, the error counter is incremented when an FBFF or FEFF frame is received. FBFF and FEFF frames are ignored when PNECC =1 and the error counter is not affected. CAN FD tolerance is supported as described in the ISO11898-2, bit filter 1 and 2 standard. The TJA1445 also supports additional bit filter settings for higher data rates up to 8 Mbit/s (see bit IDFS in <u>Table 31</u>). #### High-speed CAN transceiver with partial networking # 6.4 Interrupt processing A number of events can be captured and reported to the host via the interrupt mechanism. Pin RXD is used to signal an interrupt event in Standby or Sleep mode. Two options are supported: - RXDINTC = 0: RXD goes LOW when a wake-up or power-on interrupt is pending - RXDINTC = 1: RXD goes LOW when any interrupt is pending Interrupts are enabled individually via dedicated bits in the interrupt enable registers (see <u>Section 6.10.10</u>). When an interrupt is generated, pin RXD goes LOW to alert the host. The host can then determine which event triggered the interrupt by polling the interrupt status registers. PO and PNFDER interrupts are always enabled; so they do not have associated interrupt enable bits. Interrupts are cleared by writing 1 (W1C) to the relevant interrupt status bits. Clearing an interrupt does not necessarily mean the event that triggered the interrupt has been resolved. If there is a collision, setting the interrupt takes precedence over clearing the interrupt. #### 6.5 Device ID A byte is reserved in the register map for the unique device identification code; see bit IDS in Table 44. #### 6.6 Lock control Sections of the register address area can be write-protected to prevent unintended modifications. Note that this facility only protects locked bits from being modified via the SPI and will not prevent the TJA1445 updating registers. Sections that can be locked are detailed in <u>Section 6.10.11</u>. #### 6.7 General-purpose memory The TJA1445 allocates 4 bytes of memory to store user information. The general-purpose registers can be accessed via the SPI at address 0xFF0 to 0xFF3 (see <u>Section 6.10.12</u>). The general-purpose registers are only cleared when the battery is first connected. # 6.8 GPIO pins - TJA1445B only The TJA1445B contains three configurable general-purpose I/O pins that can be assigned to a number of functions (see <u>Table 22</u>, <u>Table 23</u> and <u>Table 24</u>). The GPIOs can be individually configured as digital input, output or inactive (repeater) pins: - · input options: floating, pull-up, pull-down or repeater - output options: - push-pull - open-drain high-side driver - high-side driver plus weak pull-down - open-drain low-side driver - low-side driver plus weak pull-up For a number of functions, the GPIO pins can be configured as active-HIGH or active-LOW, selected via bits GPPx in Table 20. #### Table 12. Configurable GPIO functions | GPIO function | Description | |-----------------------------------|-------------| | Digital input, output or inactive | - | TJA1445 All information provided in this document is subject to legal disclaimers. © 2023 NXP B.V. All rights reserved #### High-speed CAN transceiver with partial networking Table 12. Configurable GPIO functions ...continued | GPIO function | Description | | | |--------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | TXEN_N input | CAN transmitter disabled when GPIO pin driven HIGH | | | | INT_N interrupt output | active-LOW by default (GPPx = 0); LOW signals an interrupt is pending | | | | Additional RXD output (RXD2) | <ul> <li>GPIO1 only, two options:</li> <li>CAN bus forwarded to both RXD and RXD2 (via GPIO1) outputs</li> <li>CAN bus forwarded to RXD2 only; RXD forced HIGH</li> </ul> | | | | Additional TXD digital interface (TXD2) | <ul> <li>GPIO2 only, two options:</li> <li>TXD and TXD2 (via GPIO2) data fed to the CAN bus - the CAN bus will be recessive only when both TXD and TXD2 are HIGH</li> <li>only TXD2 enabled (TXD input ignored) - the CAN bus is driven dominant when TXD2 is LOW</li> </ul> | | | | V <sub>CC</sub> undervoltage status output | active-HIGH by default (configurable via GPPx), HIGH indicates $V_{CC}$ undervoltage detected (UVCCS) | | | | TXD dominant status output | active-HIGH by default (configurable via GPPx), HIGH indicates TXD clamped dominant (TXDDOMS) | | | | TXD2 dominant status output | active-HIGH by default (configurable via GPPx), HIGH indicates TXD2 clamped dominant (TXD2DOMS) - GPIO1 and GPIO3 only | | | | CAN WUP detect status output | active-HIGH by default configurable via GPPx), HIGH indicates WUP detected | | | | CAN WUF detect status output | active-HIGH by default (configurable via GPPx), HIGH indicates WUF detected | | | | CAN bus biasing status output | active-HIGH by default (configurable via GPPx), HIGH indicates bus biasing is active | | | | WAKE pin rising edge detect output | active-HIGH by default (configurable via GPPx), HIGH indicates rising edge detected on WAKE pin | | | | WAKE pin falling edge detect output | active-HIGH by default (configurable via GPPx), HIGH indicates falling edge detected on WAKE pin | | | | CAN in Active mode and ready to transmit status output (CTS) | active-HIGH by default (configurable via GPPx), HIGH if CAN in Active mode | | | | CAN in ListenOnly mode status output | active-HIGH by default (configurable via GPPx), HIGH if CAN in ListenOnly mode | | | | Low-voltage wake-up input | wake-up on rising, falling or both edges on GPIO pin | | | | INH2: low-voltage inhibit output | active-HIGH by default (configurable via GPPx), HIGH if INH2 activated | | | | | 1 | | | The status of the GPIO pins, HIGH or LOW, can be read via bits GPIOxS in the GPIO status register (Table 21). ### 6.9 Failure handling The TJA1445 incorporates a number of safety features used for error detection and processing. #### 6.9.1 TXD dominant timeout A LOW level on pin TXD (or on GPIO2 in TJA1445B when configured as a second TXD input, see Section 6.8) persisting longer than $t_{to(dom)TXD}$ releases the bus lines to recessive state. This feature prevents the CAN bus being blocked by continuous dominant clamping. A CAN failure interrupt is generated (TXDDOM/TXD2DOM = 1), if enabled (TXDDOME/TXD2DOME = 1), when a TXD dominant timeout is detected. The TXD dominant status can be read via bit TXDDOMS/TXD2DOMS in the CAN status register (Table 19). High-speed CAN transceiver with partial networking ### 6.9.2 CAN transmitter enable/disable(TXEN\_N) - TJA1445B only On the TJA1445B, the CAN transmitter can be enabled/disabled via the TXEN\_N input. The GPIO pins can be configured as additional transmitter enable/disable signals (see <u>Section 6.8</u>). A HIGH level on pin TXEN\_N, or on a GPIO pin configured as a TXEN\_N input, disables the transmitter, releasing the bus lines to recessive state independent of the level on pin TXD and/or TXD2 (if configured on GPIO2). The TXEN\_N status can be read via bit GPIO1S, GPIO2S and GPIO3S in the GPIO status register (<u>Table 21</u>). #### 6.9.3 Bus dominant timeout A dominant state on the CAN bus lasting longer than $t_{to(dom)bus}$ generates a CAN bus failure interrupt (BUSDOM = 1), if enabled (BUSDOME = 1; <u>Table 36</u>). The status of the bus can be read via bit BUSDOMS in the CAN status register (<u>Table 19</u>). Note that this feature is only available in Normal mode and in Listen Only modes when LPL = 0. ### 6.9.4 V<sub>BAT</sub> undervoltage The TJA1445 monitors the supply voltage on pin VBAT. It switches directly to Off mode when $V_{BAT}$ drops below the undervoltage detection threshold, $V_{UVd(VBAT)}$ for $t_{def(UV)}$ . As a consequence, bit PO is set (see <u>Table 38</u>). # 6.9.5 V<sub>IO</sub> undervoltage The TJA1445 monitors the supply voltage on pin VIO. When $V_{IO}$ drops below the undervoltage detection threshold $V_{uvd(VIO)}$ for longer than $t_{det(uv)long}$ , the device switches to Sleep mode and the wake-up sources (CWE, WPRE and WPFE) are enabled automatically. A long VIO undervoltage interrupt is generated (LUVIO = 1), if enabled (LUVIOE = 1; see Table 16). On recovering from an undervoltage event, the TJA1445 switches back to the selected mode (MC). Note that a long undervoltage event on VIO (LUVIO) will not be captured in Sleep mode. The long undervoltage detection time, $t_{det(uv)long}$ , is selected via bit LUVIOSEL in the system configuration register (Table 17). ### 6.9.6 V<sub>CC</sub> undervoltage The TJA1445 monitors the supply voltage on pin VCC. When $V_{CC}$ drops below the undervoltage detection threshold $V_{uvd(VCC)}$ for longer than $t_{det(uv)}$ , a $V_{CC}$ undervoltage interrupt is generated (UVCC = 1), if enabled (UVCCE = 1; <u>Table 35</u>). The $V_{CC}$ undervoltage status can be read via bit UVCCS in the system status register (<u>Table 16</u>). #### 6.9.7 Overtemperature The TJA1445 monitors the junction temperature. When the junction temperature exceeds $T_{j(sd)}$ , the device switches from Normal mode to ListenOnly mode (see <u>Figure 1</u>). An overtemperature interrupt is generated (OT = 1), if enabled (OTE = 1; see <u>Table 38</u>). The device recovers and switches back to Normal mode when the junction temperature falls below the shutdown release threshold, $T_{j(sd)rel}$ . The overtemperature status can be read via bit OTS in the system status register (<u>Table 16</u>) when the device is in Normal or ListenOnly mode. #### 6.9.8 MCU reaction timeout When the TJA1445 enters Standby mode from Boot or Sleep mode, the MCU reaction timeout timer is started. If a valid SPI frame is not detected within $t_{to(MCU)}$ , the device switches to Sleep mode and waits for a wake-up request. #### High-speed CAN transceiver with partial networking The MCU reaction timeout time depends on the long undervoltage threshold, selected via bit LUVIOSEL in the system configuration register (<u>Table 17</u> and <u>Table 48</u>). #### 6.10 SPI interface The serial peripheral interface (SPI) provides the communication link with the microcontroller. The SPI is configured for full duplex data transfer, so status information is returned when new control data is shifted in. The interface also offers a read-only access option, allowing registers to be read back by the application without changing the register content. The SPI uses four interface signals for synchronization and data transfer: - · SCSN: SPI chip select; active LOW - SCK: SPI clock - · SDI: SPI data input - SDO: SPI data output; floating when pin SCSN is HIGH (may need external pull-up or pull-down if not available in the host controller) Bit sampling is performed on the falling edge of the clock and data is shifted in/out on the rising edge, as illustrated in Figure 9. The SPI data in the TJA1445 is stored in a number of dedicated 8-bit registers. Each register is assigned a unique 12-bit address. A minimum of three bytes (24 bits) must be transmitted to the TJA1445 for a single register read or write operation (see <u>Figure 9</u>). Six bytes (48 bits) are needed to transmit the maximum of 4 data bytes. The first byte contains the 8 most significant bits of the address; the second byte contains the 4 least significant bits of the address, a 'read-only' bit, a 2-bit payload size (PLS) and a parity bit. The read-only bit must be 0 to indicate a write operation and 1 to indicate a read operation. PLS indicates the number of data bytes being transmitted: - 00 1 data byte - 01 2 data bytes - 10 3 data bytes - 11 4 data bytes The parity bit covers the address bits, read-only bit and PLS bits. It must be calculated in the user application as part of the SPI command indicating even parity, creating an even number of 1s in the first 2 bytes including the parity bit. #### High-speed CAN transceiver with partial networking The third and subsequent bytes contain the data to be written. For two or more data bytes (PLS $\neq$ 00), the register address is incremented automatically after each data byte, see Figure 10. During the SPI data, read or write operation, the first 15 bits received on pin SDI are returned via pin SDO; bit 16 returns the parity calculated for these 15 bits. During the data phase of the SPI protocol, the contents of the addressed register is returned via the SDO pin. The device tolerates attempts to write to registers that do not exists. #### 6.10.1 SPI error handling The TJA1445 can detect a number of SPI transmission failures: - · an incorrect parity bit was received - the number of clock cycles is less than 24 or does not match the expected value based on the PLS - an address rollover (> 0xFFF) was detected - an undefined MC code was received - a write access was attempted to a locked register - an illegal sleep command was received (no wake-up source enabled) - the SPI message was not completed (SCSN HIGH) within the timeout time, tto(SPI) In all cases, an SPI fail interrupt is generated. In the case of an incorrect parity or too many clock cycles, pin SDO goes LOW until the next rising edge on SCSN. When the duration of the SPI message exceeds $t_{to(SPI)}$ , the SDO pin goes high-Z. #### 6.10.2 SPI system reset A system reset can be forced via the SPI, causing the device to restart via Boot mode. A system reset is initiated by writing, consecutively, 0x01 then 0x80 to bits SFR in the system reset register (see <u>Table 33</u>). Both SPI accesses should be 24-bit. Any deviation from this sequence will abort the system reset. Information that was in the general-purpose memory (<u>Table 43</u>) when the reset was initiated will still be available after the reset sequence has been completed. # High-speed CAN transceiver with partial networking # 6.10.3 SPI register map Table 13. SPI register map overview | Register type | Address | Register name | |--------------------|---------|----------------------------------------------------------------| | Mode control | 0x000 | Mode control register | | Interrupt enable | 0x010 | System interrupt enable register | | | 0x011 | CAN interrupt enable register | | | 0x012 | GPIO interrput enable register - TJA1445B only | | Partial networking | 0x020 | Partial networking ID register 0 | | | 0x021 | Partial networking ID register 1 | | | 0x022 | Partial networking ID register 2 | | | 0x023 | Partial networking ID register 3 | | | 0x024 | Partial networking ID mask register 0 | | | 0x025 | Partial networking ID mask register 1 | | | 0x026 | Partial networking ID mask register 2 | | | 0x027 | Partial networking ID mask register 3 | | | 0x028 | Partial networking data mask register 0 | | | 0x029 | Partial networking data mask register 1 | | | 0x02A | Partial networking data mask register 2 | | | 0x02B | Partial networking data mask register 3 | | | 0x02C | Partial networking data mask register 4 | | | 0x02D | Partial networking data mask register 5 | | | 0x02E | Partial networking data mask register 6 | | | 0x02F | Partial networking data mask register 7 | | | 0x030 | Partial networking frame control register | | | 0x031 | Partial networking data rate and filter configuration register | | | 0x032 | Partial networking and CAN configuration register | | Configuration | 0x040 | Wake-up pulse configuration register | | | 0x041 | CAN configuration register | | | 0x042 | GPIO1 configuration register - TJA1445B only | | | 0x043 | GPIO2 configuration register - TJA1445B only | | | 0x044 | GPIO3 configuration register - TJA1445B only | | | 0x045 | GPIO polarity configuration register - TJA1445B only | | | 0x046 | System configuration register | | Lock | 0x050 | Lock control register | | Interrupt status | 0x060 | System interrupt status register | | | 0x061 | CAN interrupt status register | | | 0x062 | Partial networking interrupt status register | | | 0x063 | GPIO interrupt status register - TJA1445B only | Objective data sheet CONFIDENTIAL # High-speed CAN transceiver with partial networking Table 13. SPI register map overview...continued | Register type | Address | Register name | |------------------------|---------|------------------------------------------------| | General status | 0x070 | Mode status register | | | 0x071 | System status register | | | 0x072 | CAN status register | | | 0x073 | Partial networking status register | | | 0x074 | GPIO/TXEN_N status register - TJA1445B only | | | 0x075 | Partial networking error count status register | | Reset | 0xFE0 | System reset register | | General-purpose memory | 0xFF0 | General-purpose memory register 0 | | | 0xFF1 | General-purpose memory register 1 | | | 0xFF2 | General-purpose memory register 2 | | | 0xFF3 | General-purpose memory register 3 | | ID | 0xFFF | Device identification | # 6.10.4 System control and status registers Reset values are indicated by '\*'. Table 14. Mode control register (address 000h) | Bit | Symbol | Access | Value | Description | |-----|----------|--------|-------|-----------------------------------| | 7:4 | reserved | R | - | always write 0000; ignore on read | | 3:0 | МС | R/W | 0001 | Sleep mode | | | | | 0110* | Standby mode | | | | | 1000 | ListenOnly mode | | | | | 1111 | Normal mode | #### Table 15. Mode status register (address 070h) | in the distance of the (white of the ) | | | | | | | |----------------------------------------|----------|------------|-----------------------------------|--|--|--| | Symbol | Access | Value | Description | | | | | reserved | R | - | ignore on read | | | | | MCS | R | 0001 | Sleep mode | | | | | | | 0110 | Standby mode | | | | | | | 1000 | ListenOnly mode | | | | | | | 1111 | Normal mode | | | | | | reserved | reserved R | reserved R - MCS R 0001 0110 1000 | | | | Table 16. System status register (address 071h) | Bit | Symbol | Access | Value | Description | |-----|----------|--------|-------|----------------| | 7 | reserved | R | - | ignore on read | Table 16. System status register (address 071h)...continued | Bit | Symbol | Access | Value | Description | |-----|----------|--------|-------|---------------------------------------------------------------------------------------------------------| | 6 | FSMS | R | | most recent Sleep mode transition: | | | | | 0 | triggered by SPI | | | | | 1 | triggered by VIO undervoltage or MCU timeout | | 5 | OTS | R | | overtemperature status available when MC = Normal and MCS = Normal/Listen Only | | | | | 0 | no overtemperature or MC ≠ Normal | | | | | 1 | overtemperature detected | | 4 | reserved | R | - | ignore on read | | 3 | UVCCS | R | | V <sub>CC</sub> undervoltage status | | | | | 0 | no undervoltage on VCC | | | | | 1 | V <sub>CC</sub> undervoltage detected | | 2 | NMS | R | | Normal mode status | | | | | 0 | device entered Normal mode after power up | | | | | 1 | device did not enter Normal mode power up | | 1 | SNMS | R | | Start-to-Normal mode status | | | | | 0 | device did not enter Normal mode after power up (bus dominant for t < $t_{(snm)}$ or recessive; NO_SNM) | | | | | 1 | device entered Normal mode after power up due to CAN bus clamped dominant (SNM) | | 0 | WPS | R | | WAKE pin status | | | | | 0 | WAKE pin LOW | | | | | 1 | WAKE pin HIGH | Table 17. System configuration register (address 046h) | Bit | Symbol | Access | Value | Description | |-----|----------|--------|-------|---------------------------------------------------| | 7:4 | reserved | R | - | always write 0000; ignore on read | | 3 | BCCTRL | R/W | | V <sub>BAT</sub> clamp control: | | | | | 0* | enable V <sub>BAT</sub> clamp | | | | | 1 | disable V <sub>BAT</sub> clamp | | 2 | RXDINTC | R/W | | interrupt signaling at RXD in Sleep/Standby modes | | | | | 0* | wake-up and power-on interrupts detected | | | | | 1 | all enabled interrupts detected | | 1 | LUVIOSEL | R/W | | long VIO undervoltage detection time select: | | | | | 0 | t <sub>det(uv)long1</sub> | | | | | 1* | t <sub>det(uv)long2</sub> | | 0 | VBATVCC | R/W | | VBAT/VCC configuration | # High-speed CAN transceiver with partial networking Table 17. System configuration register (address 046h)...continued | Bit | Symbol | Access | Value | Description | |-----|--------|--------|-------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------| | | | 0* | separate VBAT and VCC supplies; typical application; autobiasing supplied from $V_{\text{BAT}}$ | | | | | | 1 | common VBAT and VCC supplies; applications with permanently active regulator; autobiasing is supplied from $V_{\rm CC}$ | # 6.10.5 CAN configuration and status registers Reset values are indicated by '\*'. Table 18. CAN configuration register (address 041h) | Bit | Symbol | Access | Value | Description | |-----|-------------------------|--------|-------|----------------------------------------------------------------------------| | 7:6 | reserved | R | - | always write 00; ignore on read | | 5 | TXRXLP | R/W | | TXD-to-RXD loopback: | | | | | 0* | normal TXD and RXD behavior | | | | | 1 | TXD is forwarded to RXD and CAN bus remains recessive in CAN Active mode | | 4 | TX2RX2LP <sup>[1]</sup> | R/W | | TXD2-to-RXD2 loopback: | | | TJA1445B<br>only | | 0* | normal TXD2 and RXD2 behavior | | | Ormy | | 1 | TXD2 is forwarded to RXD2 and CAN bus remains recessive in CAN Active mode | | 3:2 | reserved | R | - | always write 00; ignore on read | | 1 | LPL | R/W | | low-power ListenOnly mode enable: | | | | | 0* | low-power ListenOnly mode disabled | | | | | 1 | low-power ListenOnly mode enabled | | 0 | CWC | R/W | | CAN wake-up pattern selection: | | | | | 0* | ISO 11898-2:2016 wake pattern (dom-rec-dom) | | | | | 1 | ISO 11898-2:2023 wake pattern (dom-rec-dom-rec) | <sup>[1]</sup> GPIO1 configured as second RXD output (RXD2) and GPIO2 configured as second TXD input (TXD2). Table 19. CAN status register (address 072h) | Bit | Symbol | Access | Value | Description | |-----|----------|--------|-------|-----------------------------------------------------------------------| | 7 | CTS | R | | CAN transceiver status: | | | | | 0 | CAN transceiver not in Active mode or not ready to transmit | | | | | 1 | CAN transceiver in Active mode and ready to transmit | | 6:4 | reserved | R | - | ignore on read | | 3 | CBSS | R | | CAN bus silence status: | | | | | 0 | CAN bus activity detected | | | | | 1 | no CAN bus activity detected for longer than t <sub>to(silence)</sub> | # High-speed CAN transceiver with partial networking Table 19. CAN status register (address 072h)...continued | Bit | Symbol | Access | Value | Description | | |-----|------------------|--------|--------------------------------|-------------------------------|--| | 2 | BUSDOMS | R | | BUS clamped dominant status: | | | | | | 0 CAN bus not clamped dominant | | | | | | | 1 | CAN bus clamped dominant | | | 1 | TXD2DOMS | R | | TXD2 clamped dominant status: | | | | TJA1445B<br>only | | 0 | TXD2 not clamped dominant | | | | | | 1 | TXD2 clamped dominant | | | 0 | TXDDOMS | R | | TXD clamped dominant status: | | | | | | 0 | TXD not clamped dominant | | | | | | 1 | TXD clamped dominant | | # 6.10.6 GPIO configuration and status registers: TJA1445B only Reset values are indicated by '\*'. Table 20. GPIO polarity configuration register (address 045h) | Bit | Symbol | Access | Value | Description | | |-----|----------|--------|--------------------------------------|-------------------|--| | 7:3 | reserved | R | - always write 00000; ignore on read | | | | 2 | GPP3 | R/W | | GPIO3 polarity: | | | | | | 0* default polarity | | | | | | | 1 | inverted polarity | | | 1 | GPP2 | R/W | | GPIO2 polarity: | | | | | | 0* | default polarity | | | | | | 1 | inverted polarity | | | 0 | GPP1 | R/W | | GPIO1 polarity: | | | | | | 0* | default polarity | | | | | | 1 | inverted polarity | | Table 21. GPIO status register (address 074h) | Bit | Symbol | Access | Value | Description | |-----|----------|---------------------|-------|--------------------| | 7:4 | reserved | R | - | ignore on read | | 3 | TXENS | R | | TXEN_N pin status: | | | | | 0 | TXEN_N LOW | | | | | 1 | TXEN_N HIGH | | 2 | GPIO3S | R | | GPIO3 pin status: | | | | | 0 | GPIO3 LOW | | | | | 1 | GPIO3 HIGH | | 1 | GPIO2S | R GPIO2 pin status: | | GPIO2 pin status: | | | | | 0 | GPIO2 LOW | TJA1445 All information provided in this document is subject to legal disclaimers. © 2023 NXP B.V. All rights reserved. # High-speed CAN transceiver with partial networking Table 21. GPIO status register (address 074h)...continued | Bit | Symbol | Access | Value | Description | |-----|--------|--------|-------|-------------------| | | | | 1 | GPIO2 HIGH | | 0 | GPIO1S | R | | GPIO1 pin status: | | | | | 0 | GPIO1 LOW | | | | | 1 | GPIO1 HIGH | ### Table 22. GPIO1 configuration register (address 042h) | Bit | Symbol | Access | Value | Description | | | |----------------------|---------|------------------------------|------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|--|--| | 7:5 | GPIO1C | R/W GPIO1 pin configuration: | | GPIO1 pin configuration: | | | | | 000 | | 000 | input: floating<br>output: push-pull | | | | | | | 001 | input: pull-up<br>output: open-drain high-side driver | | | | 010 input: pull-down | | 010 | input: pull-down<br>output: high-side driver plus weak pull-down | | | | | | | | 011* | input: repeater<br>output: open-drain low-side driver | | | | | | | 100 | input: repeater<br>output: low-side driver plus weak pull-up | | | | | | | 101 -<br>111 | reserved | | | | 4:0 | GPIO1FS | R/W | | GPIO1 function select: | | | | | | | 0x00* | GPIO1 inactive; repeater function active, independent of GPIO1C | | | | | | | 0x01 | input | | | | | | | 0x02 | output: LOW when GPP1 = 0; HIGH when GPP1 = 1 | | | | | | | 0x03 | TXEN_N input; CAN transmitter disabled when GPIO pin driven HIGH | | | | | | | 0x04 | INT_N interrupt output; active-LOW when GPP1 = 0 (default); active-HIGH when GPP1 = 1 | | | | | | | 0x05 | reserved | | | | | | | 0x06 | GPIO1 configured as second RXD output (RXD2); CAN bus forwarded to both GPIO1 (RXD2) and RXD | | | | | | | 0x07 | reserved | | | | | | | 0x08 | GPIO1 configured as second RXD output (RXD2); CAN bus forwarded to GPIO1 (RXD2) only; RXD forced HIGH | | | | | | | 0x09 | V <sub>CC</sub> undervoltage status output (UVCCS) <sup>[1]</sup> | | | | | | | 0x0A | TXD dominant status output (TXDDOMS) <sup>[1]</sup> | | | | | | | 0x0B | TXD2 dominant status output (TXD2DOMS; available when GPIO2 configured as TXD2) <sup>[1]</sup> | | | | | | | 0x0C | wake-up pattern detect output <sup>[1]</sup> | | | | | | | 0x0D | wake-up frame detect output <sup>[1]</sup> | | | Table 22. GPIO1 configuration register (address 042h)...continued | Bit | Symbol | Access | Value | Description | | |-----|--------|--------|-----------------|-----------------------------------------------------------------------------------------------------------|--| | | | | 0x0E | CAN bus biasing status output (HIGH, by default, indicates that CAN bus biasing is active) <sup>[1]</sup> | | | | | | 0x0F | WAKE pin rising edge detect output <sup>[1]</sup> | | | | | | 0x10 | WAKE pin falling edge detect output <sup>[1]</sup> | | | | | | 0x11 | CAN Active mode ready-to-transmit status output (CTS) <sup>[1]</sup> | | | | | | 0x12 | CAN ListenOnly mode status output <sup>[1]</sup> | | | | | | 0x13 | rising edge wake-up detection input | | | | | | 0x14 | falling edge wake-up detection input | | | | | | 0x15 | rising or falling edge edge wake-up detection input | | | | | | 0x16 | INH2 output <sup>[1]</sup> | | | | | | 0x17 to<br>0x1F | reserved | | <sup>[1]</sup> Active-HIGH when GPP1 = 0; active-LOW when GPP1 = 1 Table 23. GPIO2 configuration register (address 043h) | Bit | Symbol | Access | Value | Description | | | |-----|---------|--------|--------------|-----------------------------------------------------------------------------------------------|--|--| | 7:5 | GPIO2C | R/W | | GPIO2 pin configuration: | | | | | | | 000 | input: floating<br>output: push-pull | | | | | | | 001 | input: pull-up<br>output: open-drain high-side driver | | | | | | | 010 | input: pull-down<br>output: high-side driver plus weak pull-down | | | | | | | 011* | input: repeater<br>output: open-drain low-side driver | | | | | | | 100 | input: repeater<br>output: low-side driver plus weak pull-up | | | | | | | 101 -<br>111 | reserved | | | | 4:0 | GPIO2FS | R/W | | GPIO2 function select: | | | | | | | 0x00* | GPIO2 inactive; repeater function active, independent of GPIO2C | | | | | | | 0x01 | input | | | | | | | 0x02 | output: LOW when GPP2 = 0; HIGH when GPP2 = 1 | | | | | | | 0x03 | TXEN_N input; CAN transmitter disabled when GPIO pin driven HIGH | | | | | | | 0x04 | INT_N interrupt output; active-LOW when GPP2 = 0 (default); active-HIGH when GPP2 = 1 | | | | | | | 0x05 | GPIO2 configured as second TXD input (TXD2); TXD and TXD2 (via GPIO2) data fed to the CAN bus | | | | | | | 0x06 | reserved | | | Table 23. GPIO2 configuration register (address 043h)...continued | Bit | Symbol | Access | Value | Description | | |-----|--------|--------|-----------------|---------------------------------------------------------------------------------------------------------------|--| | | | | 0x07 | GPIO2 configured as second TXD input (TXD2); only TXD2 (via GPIO2) data fed to the CAN bus; TXD input ignored | | | | | | 0x08 | reserved | | | | | | 0x09 | V <sub>CC</sub> undervoltage status output (UVCCS) <sup>[1]</sup> | | | | | | 0x0A | TXD dominant status output (TXDDOMS) <sup>[1]</sup> | | | | | | 0x0B | reserved | | | | | | 0x0C | wake-up pattern detect output <sup>[1]</sup> | | | | | | 0x0D | wake-up frame detect output <sup>[1]</sup> | | | | | | 0x0E | CAN bus biasing status (HIGH, by default, indicates that CAN bus biasing is active) <sup>[1]</sup> | | | | | | 0x0F | WAKE pin rising edge detect output <sup>[1]</sup> | | | | | | 0x10 | WAKE pin falling edge detect output <sup>[1]</sup> | | | | | | 0x11 | CAN Active mode ready-to-transmit status output (CTS) <sup>[1]</sup> | | | | | | 0x12 | CAN ListenOnly mode status <sup>[1]</sup> | | | | | | 0x13 | rising edge edge wake-up detection input | | | | | | 0x14 | falling edge edge wake-up detection input | | | | | | 0x15 | rising or falling edge edge wake-up detection input | | | | | | 0x16 | INH2 output <sup>[1]</sup> | | | | | | 0x17 to<br>0x1F | reserved | | <sup>[1]</sup> Active-HIGH when GPP2 = 0; active-LOW when GPP2 = 1 Table 24. GPIO3 configuration register (address 044h) | Bit | Symbol | Access | Value | Description | |-----|--------|--------|--------------|------------------------------------------------------------------| | 7:5 | GPIO3C | R/W | | GPIO3 pin configuration: | | | | | 000 | input: floating<br>output: push-pull | | | | | 001 | input: pull-up<br>output: open-drain high-side driver | | | | | 010 | input: pull-down<br>output: high-side driver plus weak pull-down | | | | | 011* | input: repeater<br>output: open-drain low-side driver | | | | | 100 | input: repeater<br>output: low-side driver plus weak pull-up | | | | | 101 -<br>111 | reserved | Table 24. GPIO3 configuration register (address 044h)...continued | Bit | Symbol | Access | Value | Description | | | |-----|---------|--------|-----------------|----------------------------------------------------------------------------------------------------|--|--| | 4:0 | GPIO3FS | R/W | | GPIO3 function select: | | | | | | | 0x00* | GPIO3 inactive; repeater function active, independent of GPIO3C | | | | | | | 0x01 | input | | | | | | | 0x02 | output: LOW when GPP3 = 0; HIGH when GPP3 = 1 | | | | | | | 0x03 | TXEN_N input; CAN transmitter disabled when GPIO pin driven HIGH | | | | | | | 0x04 | INT_N interrupt output; active-LOW when GPP3 = 0 (default); active-HIGH when GPP3 = 1 | | | | | | | 0x05 | reserved | | | | | | | 0x06 | reserved | | | | | | | 0x07 | reserved | | | | | | | 0x08 | reserved | | | | | | | 0x09 | V <sub>CC</sub> undervoltage status output (UVCCS) <sup>[1]</sup> | | | | | | | 0x0A | TXD dominant status output (TXDDOMS) <sup>[1]</sup> | | | | | | | 0x0B | TXD2 dominant status output (TXD2DOMS; available when GPIO2 configured as TXD2) <sup>[1]</sup> | | | | | | | 0x0C | wake-up pattern detect output <sup>[1]</sup> | | | | | | | 0x0D | wake-up frame detect output <sup>[1]</sup> | | | | | | | 0x0E | CAN bus biasing status (HIGH, by default, indicates that CAN bus biasing is active) <sup>[1]</sup> | | | | | | | 0x0F | WAKE pin rising edge detect output <sup>[1]</sup> | | | | | | | 0x10 | WAKE pin falling edge detect output <sup>[1]</sup> | | | | | | | 0x11 | CAN Active mode ready-to-transmit status output (CTS) <sup>[1]</sup> | | | | | | | 0x12 | CAN ListenOnly mode status <sup>[1]</sup> | | | | | | | 0x13 | rising edge edge wake-up detection input | | | | | | | 0x14 | falling edge edge wake-up detection input | | | | | | | 0x15 | rising or falling edge edge wake-up detection input | | | | | | | 0x16 | INH2 output <sup>[1]</sup> | | | | | | | 0x17 to<br>0x1F | reserved | | | <sup>[1]</sup> Active-HIGH when GPP3 = 0; active-LOW when GPP3 = 1 # High-speed CAN transceiver with partial networking # 6.10.7 Partial networking registers Reset values are indicated by '\*'. Table 25. Partial networking status register (address 073h) | Bit | Symbol | Access | Value | Description | |-----|----------|--------|-------|-------------------------------------------------------------------------------------| | 7 | SYNCS | R | | CAN partial networking sync status: | | | | | 0 | CAN partial networking core not ready to decode frame | | | | | 1 | CAN partial networking core ready to decode frame | | 6 | CPNERRS | R | | CAN partial networking error status: | | | | | 0 | no CAN partial networking error detected; PNFDER = 0 and PNCOK = 1 | | | | | 1 | CAN partial networking error detected; PNFDER =1 or PNCOK = 0; wake-up via WUP only | | 5 | CPNS | R | | CAN partial networking status: | | | | | 0 | CAN partial networking configuration error detected; PNCOK = 0 | | | | | 1 | CAN partial networking configuration OK; PNCOK = 1 | | 4 | LFDS | R | | last frame decode status: | | | | | 0 | most recent CAN frame not decoded successfully | | | | | 1 | most recent CAN frame decoded successfully | | 3:0 | reserved | R | - | ignore on read | Table 26. Partial networking error count status register (address 075h) | Bit | Symbol | Access | Value | Description | |-----|----------|--------|--------|--------------------------------------------| | 7:5 | reserved | R | - | always write 000; ignore on read | | 4:0 | PNERRCNT | R/W | | CAN partial networking error count status: | | | | | 00000* | 0 | | | | | 00001 | 1 | | | | | 00010 | 2 | | | | | 00011 | 3 | | | | | | | | | | | 11111 | 31 | Table 27. Partial networking ID registers 0 to 3 (addresses 020h to 023h) | Addr. | Bit | Symbol | Access | Value | Description | |-------|-----|-----------|--------|-------|------------------------------------------------------------------------------------------------| | 020h | 7:0 | ID7:ID0 | R/W | 00h* | bits ID7 to ID0 of the extended frame format | | 021h | 7:0 | ID15:ID8 | R/W | 00h* | bits ID15 to ID8 of the extended frame format | | 022h | 7:2 | ID23:ID18 | R/W | 00h* | bits ID23 to ID18 of the extended frame format<br>bits ID5 to ID0 of the standard frame format | | | 1:0 | ID17:ID16 | R/W | 00h* | bits ID17 to ID16 of the extended frame format | # High-speed CAN transceiver with partial networking Table 27. Partial networking ID registers 0 to 3 (addresses 020h to 023h)...continued | Addr. | Bit | Symbol | Access | Value | Description | |-------|-----|-----------|--------|-------|----------------------------------------------------------------------------------------------| | 023h | 7:5 | reserved | R/W | 00h* | always write 000; ignore on read | | | 4:0 | ID28:ID24 | R/W | 00h* | bits ID28 to ID24 of the extended frame format bits ID10 to ID6 of the standard frame format | Table 28. Partial networking ID mask registers 0 to 3 (addresses 024h to 027h) | Addr. | Bit | Symbol | Access | Value | Description | |-------|-----|----------|--------|-------|-----------------------------------------------------------------------------------------------| | 024h | 7:0 | M7:M0 | R/W | 00h* | ID mask bits 7 to 0 of extended frame format | | 025h | 7:0 | M15:M8 | R/W | 00h* | ID mask bits 15 to 8 of extended frame format | | 026h | 7:2 | M23:M18 | R/W | 00h* | ID mask bits 23 to 18 of extended frame format ID mask bits 5 to 0 of standard frame format | | | 1:0 | M17:M16 | R/W | 00h* | ID mask bits 17 to 16 of extended frame format | | 027h | 7:5 | reserved | R/W | 00h* | always write 000; ignore on read | | | 4:0 | M28:M24 | R/W | 00h* | ID mask bits 28 to 24 of extended frame format ID mask. bits 10 to 6 of standard frame format | Table 29. Partial networking data mask registers 0 to 7 (addresses 028h to 02Fh) All data mask bits are set to 1 by default. | Addr. | Bit | Symbol | Access | Value | Description | |-------|-----|--------|--------|-------|---------------------------| | 028h | 7:0 | DM0 | R/W | FFh* | data mask 0 configuration | | 029h | 7:0 | DM1 | R/W | FFh* | data mask 1 configuration | | 02Ah | 7:0 | DM2 | R/W | FFh* | data mask 2 configuration | | 02Bh | 7:0 | DM3 | R/W | FFh* | data mask 3 configuration | | 02Ch | 7:0 | DM4 | R/W | FFh* | data mask 4 configuration | | 02Dh | 7:0 | DM5 | R/W | FFh* | data mask 5 configuration | | 02Eh | 7:0 | DM6 | R/W | FFh* | data mask 6 configuration | | 02Fh | 7:0 | DM7 | R/W | FFh* | data mask 7 configuration | Table 30. Partial networking frame control register (address 030h) | Bit | Symbol | Access | Value | Description | |-----|----------|--------|-------|--------------------------------------------------------------| | 7 | IDE | R/W | | identifier format: | | | | | 0* | standard frame format (11-bit) | | | | | 1 | extended frame format (29-bit) | | 6 | PNDM | R/W | | partial networking data mask: | | | | | 0 | data length code and data field are 'don't care' for wake-up | | | | | 1* | data length code and data field are evaluated at wake-up | | 5:4 | reserved | R | - | always write 00; ignore on read | Table 30. Partial networking frame control register (address 030h)...continued | Bit | Symbol | Access | Value | Description | |-----|--------|--------|-----------------|-----------------------------------------------------| | 3:0 | DLC | R/W | | number of data bytes expected in a CAN frame (DLC): | | | | | 0000* | 0 | | | | | 0001 | 1 | | | | | 0010 | 2 | | | | 0011 | 3 | | | | | | 0100 | 4 | | | | | 0101 | 5 | | | | | 0110 | 6 | | | | | 0111 | 7 | | | | | 1000 | 8 | | | | | 1001 to<br>1111 | 8 | Table 31. Partial networking data rate and filter configuration register (address 031h) | Bit | Symbol | Access | Value | Description | |-----|----------|--------|-----------------|--------------------------------------------------------------------------| | 7:4 | IDFS | R/W | | idle detection filter select: | | | | | 0000* | bitfilter 0: ignore < 5.0 % of bit time; detect > 17.5 % of bit time | | | | | 0001 | ISO bitfilter 1: ignore < 5.0 % of bit time; detect > 17.5 % of bit time | | | | | 0010 | ISO bitfilter 2: ignore < 2.5 % of bit time; detect > 8.75 % of bit time | | | | | 0011 | bitfilter 3: ignore < 18 ns; detect > 93 ns | | | | | 0100 | bitfilter 4: ignore < 42 ns; detect > 119 ns | | | | | 0101 | bitfilter 5: ignore < 67 ns; detect > 145 ns | | | | | 0110 | bitfilter 6: ignore < 91 ns; detect > 170 ns | | | | | 0111 to<br>1111 | reserved | | 3 | reserved | R | - | always write 0; ignore on read | | 2:0 | CDR | R/W | | CAN data rate selection: | | | | | 000 | 50 kbit/s | | | | | 001 | 100 kbit/s | | | | | 010 | 125 kbit/s | | | | | 011 | 250 kbit/s | | | | | 100* | 500 kbit/s | | | | | 101 | 667 kbit/s | | | | | 110 | reserved (PNCORE disabled) | | | | | 111 | 1 Mbit/s | # High-speed CAN transceiver with partial networking Table 32. Partial networking and CAN configuration register (address 032h) | Bit | Symbol | Access | Value | Description | |-----|----------|--------|-------|-----------------------------------------------------------------------------------------------| | 7:3 | reserved | R | - | always write 00000; ignore on read | | 2 | PNECC | R/W | | partial networking error counter control: | | | | | 0* | CAN FD frames will increment error counter | | | | | 1 | CAN FD frames will not increment error counter | | 1 | PNCOK | R/W | | CAN partial networking configuration: | | | | | 0* | partial networking register configuration invalid (wake-up via standard wake-up pattern only) | | | | | 1 | partial networking register configuration valid | | 0 | CPNC | R/W | | CAN selective wake-up enable: | | | | | 0* | disable CAN selective wake-up | | | | | 1 | enable CAN selective wake-up | # 6.10.8 System reset register Table 33. System reset register (address FE0h) | Bit | Symbol | Access | Value | Description | |-----|--------|--------|-------|-------------------------------| | 7:0 | SFR | W | | software-forced system reset: | | | | | 01h | set up system reset | | | | | 80h | confirm system reset | # 6.10.9 Wake-up pulse configuration register Reset values are indicated by '\*'. Table 34. Wake-up pulse configuration register (address 040h) | Bit | Symbol | Access | Value | Description | |-----|----------|--------|-------|------------------------------------------------------| | 7:1 | reserved | R | - | always write 00h; ignore on read | | 0 | WFC | R/W | | wake-up pulse width (t <sub>wake</sub> ) on WAKE pin | | | | | 0* | short wake-up time | | | | | 1 | long wake-up time | # 6.10.10 Interrupt registers Reset values are indicated by '\*'. Write 1 to clear (W1C) interrupt status bit after interrupt detected. Table 35. System interrupt enable register (address 010h) | Bit | Symbol | Access | Value | Description | |-----|--------------------|--------|-------|--------------------------------| | 7 | reserved | R | - | always write 0; ignore on read | | 6 | CWE <sup>[1]</sup> | R/W | | CAN wake-up interrupt enable: | | | | | 0* | disable CAN wake-up interrupt | Table 35. System interrupt enable register (address 010h)...continued | Bit | Symbol | Access | Value | Description | |-----|---------------------|--------|-------|-----------------------------------------------------| | | | | 1 | enable CAN wake-up interrupt | | 5 | OTE | R/W | | overtemperature shutdown interrupt enable: | | | | | 0* | disable overtemperature shutdown interrupt | | | | | 1 | enable overtemperature shutdown interrupt | | 4 | SPIFE | R/W | | SPI failure interrupt enable: | | | | | 0* | disable SPI failure interrupt | | | | | 1 | enable SPI failure interrupt | | 3 | UVCCE | R/W | | V <sub>CC</sub> undervoltage interrupt enable: | | | | | 0 | disable V <sub>CC</sub> undervoltage interrupt | | | | | 1* | enable V <sub>CC</sub> undervoltage interrupt | | 2 | LUVIOE | R/W | | long V <sub>IO</sub> undervoltage interrupt enable: | | | | | 0 | disable long V <sub>IO</sub> undervoltage interrupt | | | | | 1* | enable long V <sub>IO</sub> undervoltage interrupt | | 1 | WPRE <sup>[1]</sup> | R/W | | WAKE pin rising-edge interrupt enable: | | | | | 0* | disable WAKE pin rising-edge interrupt | | | | | 1 | enable WAKE pin rising-edge interrupt | | 0 | WPFE <sup>[1]</sup> | R/W | | WAKE pin falling-edge interrupt enable: | | | | | 0* | disable WAKE pin falling-edge interrupt | | | | | 1 | enable WAKE pin falling-edge interrupt | <sup>[1]</sup> This interrput is also a wake-up source. Table 36. CAN interrupt enable register (address 011h) | Bit | Symbol | Access | Value | Description | |-----|---------------------------|--------|-------|-----------------------------------------| | 7:4 | reserved | R | - | always write 0000; ignore on read | | 3 | CBSE | R/W | | CAN bus silence interrupt enable: | | | | | 0* | disable CAN bus silence interrupt | | | | | 1 | enable CAN bus silence interrupt | | 2 | BUSDOME | R/W | | CAN bus dominant interrupt enable: | | | | | 0* | disable CAN bus dominant interrupt | | | | | 1 | enable CAN bus dominant interrupt | | 1 | TXD2DOME<br>TJA1445B only | R/W | | TXD2 dominant timeout interrupt enable: | | | | | 0* | disable TXD2 dominant timeout interrupt | | | | | 1 | enable TXD2 dominant timeout interrupt | | 0 | TXDDOME | R/W | | TXD dominant timeout interrupt enable: | | | | | 0* | disable TXD dominant timeout interrupt | | | | | 1 | enable TXD dominant timeout interrupt | ## High-speed CAN transceiver with partial networking Table 37. GPIO interrupt enable register (address 012h) - TJA1445B only | Bit | Symbol | Access | Value | Description | |-----|--------------|--------|-------|------------------------------------| | 7:3 | reserved | R | - | always write 00000; ignore on read | | 2 | GPIO3E | R/W | | GPIO2 interrupt enable: | | | | | 0* | disable GPIO2 interrupt | | | | | 1 | enable GPIO2 interrupt | | 1 | 1 GPIO2E R/W | | | GPIO2 interrupt enable: | | | | | 0* | disable GPIO2 interrupt | | | | | 1 | enable GPIO2 interrupt | | 0 | GPIO1E | R/W | | GPIO1 interrupt enable: | | | | | 0* | disable GPIO1 interrupt | | | | | 1 | enable GPIO1 interrupt | Table 38. System interrupt status register (address 060h) | Bit | Symbol | Access | Value | Description | |-----|-------------------|--------|-------|---------------------------------------------------------| | 7 | PO <sup>[1]</sup> | R/W1C | | power-on interrupt: | | | | | 0 | no power-on interrupt detected | | | | | 1* | power-on interrupt detected | | 6 | CW | R/W1C | | CAN wake-up interrupt: | | | | | 0* | no CAN wake-up interrupt detected | | | | | 1 | CAN wake-up interrupt detected | | 5 | ОТ | R/W1C | | overtemperature warning interrupt: | | | | | 0* | no overtemperature warning interrupt detected | | | | | 1 | overtemperature warning interrupt detected | | 4 | SPIF | R/W1C | | SPI failure interrupt: | | | | | 0* | no SPI failure interrupt detected | | | | | 1 | SPI failure interrupt detected | | 3 | UVCC | R/W1C | | V <sub>CC</sub> undervoltage interrupt: | | | | | 0* | no V <sub>CC</sub> undervoltage interrupt detected | | | | | 1 | V <sub>CC</sub> undervoltage interrupt detected | | 2 | LUVIO | R/W1C | | long V <sub>IO</sub> undervoltage interrupt: | | | | | 0* | no long V <sub>IO</sub> undervoltage interrupt detected | | | | | 1 | long V <sub>IO</sub> undervoltage interrupt detected | | 1 | WPR | R/W1C | | WAKE pin rising-edge interrupt: | | | | | 0* | no WAKE pin rising-edge interrupt detected | | | | | 1 | WAKE pin rising-edge interrupt detected | | 0 | WPF | R/W1C | | WAKE pin falling-edge interrupt: | | | | | 0* | no WAKE pin falling-edge interrupt detected | #### High-speed CAN transceiver with partial networking Table 38. System interrupt status register (address 060h)...continued | Bit | Symbol | Access | Value | Description | |-----|--------|--------|-------|------------------------------------------| | | | | 1 | WAKE pin falling-edge interrupt detected | <sup>[1]</sup> PO interrupt is always enabled. Table 39. CAN interrupt status register (address 061h) | Bit | Symbol | Access | Value | Description | |-----|------------------|--------|-------|---------------------------------------------| | 7:4 | reserved | R | - | always write 0000; ignore on read | | 3 | CBS | R/W1C | | CAN bus silence interrupt: | | | | | 0* | no CAN bus silence interrupt detected | | | | | 1 | CAN bus silence interrupt detected | | 2 | BUSDOM | R/W1C | | CAN bus dominant interrupt: | | | | | 0* | no CAN bus dominant interrupt detected | | | | | 1 | CAN bus dominant interrupt detected | | 1 | reservedTJA1445A | R | - | always write 0; ignore on read | | 1 | TXD2DOM | R/W1C | | TXD2 dominant timeout interrupt: | | | TJA1445B | | 0* | no TXD2 dominant timeout interrupt detected | | | | | 1 | TXD2 dominant timeout interrupt detected | | 0 | TXDDOM | R/W1C | | TXD dominant timeout interrupt: | | | | | 0* | no TXD dominant timeout interrupt detected | | | | | 1 | TXD dominant timeout interrupt detected | Table 40. Partial networking interrupt status register (address 062h) | | 101 1 11 11 11 11 11 11 11 11 11 11 11 1 | | | | | | | |-----|------------------------------------------|--------|-------|----------------------------------------------------------------|--|--|--| | Bit | Symbol | Access | Value | Description | | | | | 7:3 | reserved | R | - | ignore on read | | | | | 2 | PNFDER <sup>[1]</sup> | R/W1C | | partial networking frame detection error interrupt: | | | | | | | | 0* | no partial networking frame detection error interrupt detected | | | | | | | | 1 | partial networking frame detection error interrupt detected | | | | | 1:0 | reserved | R | - | ignore on read | | | | <sup>[1]</sup> PNFDER interrupt is always enabled. Table 41. GPIO interrupt status register (address 063h) - TJA1445B only> | 10010 | and the orientape cutto regions (undared coor) | | | | | | |-------|------------------------------------------------|--------|-------|-----------------------------|--|--| | Bit | Symbol | Access | Value | Description | | | | 7:3 | reserved | R | - | ignore on read | | | | 2 | GPIO3 | R/W1C | | GPIO3 interrupt: | | | | | | | 0* | no GPIO3 interrupt detected | | | | | | | 1 | GPIO3 interrupt detected | | | TJA1445 All information provided in this document is subject to legal disclaimers. © 2023 NXP B.V. All rights reserved. #### High-speed CAN transceiver with partial networking Table 41. GPIO interrupt status register (address 063h) - TJA1445B only>...continued | Bit | Symbol | Access | Value | Description | |-----|--------|--------|-------|-----------------------------| | 1 | GPIO2 | R/W1C | | GPIO2 interrupt: | | | | | 0* | no GPIO2 interrupt detected | | | | | 1 | GPIO2 interrupt detected | | 0 | GPIO1 | R/W1C | | GPIO1 interrupt: | | | | | 0* | no GPIO1 interrupt detected | | | | | 1 | GPIO1 interrupt detected | #### 6.10.11 Lock control register Reset values are indicated by '\*'. Table 42. Lock control register (address 050h) | Bit | Symbol | Access | Value | Description | | |-------|-----------|--------|-------|---------------------------------------------------------------------------------|--| | 7:5 | reserved | R | - | always write 000; ignore on read | | | 4 | LKGPM | R/W | | Lock control: general-purpose memory registers (0xFF0 to 0xFF3): | | | | | | 0* | SPI write access enabled | | | | | | 1 | SPI write access disabled | | | 3 | LKRST R/W | | | Lock control: system reset register (0xFE0): | | | | | | 0 | SPI write access enabled | | | | | | 1* | SPI write access disabled | | | 2 LKC | LKCFG | R/W | | Lock control: System/Wake/CAN configuration registers (0x40 to 0x46): | | | | | | 0* | SPI write access enabled | | | | | | 1 | SPI write access disabled | | | 1 | LKPNC | R/W | | Lock control: partial networking configuration registers (0x020 to 0x032): | | | | | | 0* | SPI write access enabled | | | | | | 1 | SPI write access disabled | | | 0 | LKIE | R/W | | Lock control: interrupt enable registers (0x010, 0x011, 0x012 - TJA1445B only): | | | | | | 0* | SPI write access enabled | | | | | | 1 | SPI write access disabled | | #### 6.10.12 General-purpose memory registers The TJA1445 allocates 4 bytes of memory for general-purpose registers used to store user information. The general-purpose registers can be accessed via the SPI at address 0xFF0 to 0xFF3. Note that these registers are not cleared during a software reset. Table 43. General-purpose memory registers 0 to 3 (addresses FF0h to FF3h) | Addr. | Bit | Symbol | Access | Value | Description | |-------|-----|-----------|--------|-------|--------------------------| | FF0h | 7:0 | GPM[7:0] | R/W | 00h* | general-purpose memory 0 | | FF1h | 7:0 | GPM[15:8] | R/W | 00h* | general-purpose memory 1 | TJA1445 All information provided in this document is subject to legal disclaimers. © 2023 NXP B.V. All rights reserved. #### High-speed CAN transceiver with partial networking Table 43. General-purpose memory registers 0 to 3 (addresses FF0h to FF3h)...continued | Addr. | Bit | Symbol | Access | Value | Description | |-------|-----|------------|--------|-------|--------------------------| | FF2h | 7:0 | GPM[23:16] | R/W | 00h* | general-purpose memory 2 | | FF3h | 7:0 | GPM[31:24] | R/W | 00h* | general-purpose memory 3 | ## 6.10.13 Device identification register #### Table 44. Device identification register (address FFFh) | Bit | Symbol | Access | Value | Description | |-----|--------|--------|------------|-------------------------------| | 7:0 | IDS | R | - | device identification number: | | | | | 01h | TJA1445A | | | | | 02h | TJA1445B | | | | | 03h to FFh | reserved | #### High-speed CAN transceiver with partial networking ## 7 Limiting values #### Table 45. Limiting values In accordance with the Absolute Maximum Rating System (IEC 60134); all voltages are referenced to pin GND, unless otherwise specified; positive currents flow into the IC. | Symbol | Parameter | Conditions | | Min | Max | Unit | |--------------------------|---------------------------------------|------------------------------------------------------------------------------------------------|------|------|--------------------------------------|------| | V <sub>x</sub> | Voltage on pin x <sup>[1]</sup> | pins VCC, VIO | | -0.3 | +6 | V | | | | | | - | +7 <sup>[2]</sup> | V | | | | pin VBAT | | -0.3 | +40 | V | | | | pin INH | | -0.3 | V <sub>BAT</sub> +0.3 <sup>[3]</sup> | V | | | | pins CANH, CANL, WAKE | | -36 | +40 | V | | | | pins RXD, TXD, SCSN, SCK, SDI, SDO, TXEN_N, GPIOx | | -0.3 | V <sub>IO</sub> +0.3 <sup>[4]</sup> | V | | I <sub>O(INH)</sub> | output current on pin INH | | | -2 | - | mA | | V <sub>(CANH-CANL)</sub> | voltage between pin CANH and pin CANL | | | -40 | +40 | V | | V <sub>trt</sub> | transient voltage | on pins VBAT, WAKE, CANH, CANL;<br>ISODIS = 0 | [5] | | | | | | | pulse 1 | | -100 | - | V | | | | pulse 2a | | - | +75 | V | | | | pulse 3a | | -150 | - | V | | | | pulse 3b | | - | +100 | V | | V <sub>ESD</sub> | electrostatic discharge | IEC 61000-4-2 (150 pF, 330 Ω discharge circuit) | [6] | | | | | | voltage | on pins CANH, CANL; on pin VBAT with 100 nF capacitor; on pin WAKE with 33 k $\Omega$ resistor | | -8 | +8 | kV | | | | Human Body Model (HBM) | | | | | | | | on any pin | [7] | -4 | +4 | kV | | | | on pins CANH, CANL | [8] | -8 | +8 | kV | | | | Charged Device Model (CDM) | [9] | | | | | | | on any pin | | -500 | +500 | V | | | | on corner pins | [10] | -750 | +750 | V | | T <sub>vj</sub> | virtual junction temperature | | [11] | -40 | +150 | °C | | T <sub>stg</sub> | storage temperature | | [12] | -55 | +150 | °C | <sup>[1]</sup> The device can sustain voltages up to the specified values over the product lifetime, provided applied voltages (including transients) never exceed these values. - [2] The device can withstand voltages between 6 V and 7 V for a total of 20 s over the product lifetime. - [3] Absolute maximum of 40 V. [4] Subject to the qualifications [5] Verified by an external test I - 4] Subject to the qualifications detailed in Table notes 1 and 2 above for pin VIO, and for VIO-related input pins. - 5] Verified by an external test house according to IEC TS 62228, Section 4.2.4; parameters for standard pulses defined in ISO 7637, part 2. - [6] Verified by an external test house according to IEC TS 62228, Section 4.3. - [7] According to AEC-Q100-002. - Pins stressed to reference group containing all ground and supply pins, emulating the application circuits (Figure 15 and Figure 16). HBM pulse as specified in AEC-Q100-002 used. - [9] According to AEC-Q100-011. - [10] Only valid for TJA1445AT. All information provided in this document is subject to legal disclaimers. © 2023 NXP B.V. All rights reserved. #### High-speed CAN transceiver with partial networking [11] In accordance with IEC 60747-1. An alternative definition of virtual junction temperature is: T<sub>vj</sub> = T<sub>amb</sub> + P × R<sub>th(j-a)</sub>, where R<sub>th(j-a)</sub> is a fixed value used in the calculation of T<sub>vj</sub>. The rating for T<sub>vj</sub> limits the allowable combinations of power dissipation (P) and ambient temperature (T<sub>amb</sub>). [12] T<sub>stg</sub> in application according to IEC61360-4. For component transport and storage conditions, see instead IEC61760-2. #### High-speed CAN transceiver with partial networking #### Thermal characteristics Table 46. Thermal characteristics Value determined for free convection conditions on a JEDEC 2S2P board. | Symbol | Parameter | Conditions <sup>[1]</sup> | Тур | Unit | |-----------------------|--------------------------------------------------------------------|---------------------------|-----|------| | R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | SO14 | 85 | K/W | | | | HVSON14 | 71 | K/W | | | | DHVQFN18 | 69 | K/W | | R <sub>th(j-c)</sub> | thermal resistance from junction to case <sup>[2]</sup> | HVSON14 | 34 | K/W | | | | DHVQFN18 | 29 | K/W | | $\Psi_{\text{j-top}}$ | thermal characterization parameter from junction to top of package | SO14 | 8 | K/W | | | | HVSON14 | 11 | K/W | | | | DHVQFN18 | 9 | K/W | According to JEDEC JESD51-2, JESD51-5 and JESD51-7 at natural convection on 2s2p board. Board with two inner copper layers (thickness: 35 µm) and thermal via array under the exposed pad connected to the first inner copper layer (thickness: 70 μm). Case temperature refers to the center of the heatsink at the bottom of the package. #### Static characteristics Table 47. Static characteristics $T_{vj}$ = -40 °C to +175°C; $V_{CC}$ = 4.5 V to 5.5 V; $V_{IO}$ = 1.71 V to 5.5 V; $V_{BAT}$ = 4.75 V to 40 V; $R_L$ = 60 $\Omega$ unless specified otherwise; all voltages are defined with respect to ground; positive currents flow into the IC. [7] | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------------------|---------------------------------|-----------------------------------------------------------------------------------------|-----|-----|-----|------| | Supply; pii | 1 VCC | | | , | ' | | | V <sub>CC</sub> | supply voltage | | 4.5 | - | 5.5 | V | | V <sub>uvd</sub> | undervoltage detection voltage | [2] | 4 | - | 4.5 | V | | V <sub>uvhys</sub> | undervoltage hysteresis voltage | | 50 | - | - | mV | | I <sub>CC</sub> | supply current | Normal mode; dominant; V <sub>TXD</sub> = 0 V | | | | | | | | $t < t_{to(dom)TXD}$ | - | 40 | 60 | mA | | | | short circuit on bus lines; -<br>3 V < (V <sub>CANH</sub> = V <sub>CANL</sub> ) < +40 V | - | - | 125 | mA | | | | Normal mode, recessive; V <sub>TXD</sub> = V <sub>IO</sub> | - | 6 | 9 | mA | | | | Listen-only mode, LPL = 0 | - | 6 | 9 | mA | | | | Listen-only mode; LPL = 1; VBATVCC = 0;<br>T <sub>vj</sub> < 150 °C | - | - | 23 | μА | | | | Listen-only mode; LPL = 1; VBATVCC = 1;<br>T <sub>vj</sub> < 150 °C | - | 90 | 165 | μА | | | | Standby or Sleep mode; T <sub>vj</sub> < 85 °C | - | - | 2 | μA | | | | Standby or Sleep mode; T <sub>vj</sub> < 150 °C | - | - | 23 | μA | #### High-speed CAN transceiver with partial networking Table 47. Static characteristics...continued $T_{vj}$ = -40 °C to +175°C; $V_{CC}$ = 4.5 V to 5.5 V; $V_{IO}$ = 1.71 V to 5.5 V; $V_{BAT}$ = 4.75 V to 40 V; $R_L$ = 60 $\Omega$ unless specified otherwise; all voltages are defined with respect to ground; positive currents flow into the IC. [7] | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------------------------------|---------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-------------|--------------------|------| | I/O level a | dapter supply; pin VIO | | | | | | | V <sub>IO</sub> | supply voltage | | 1.71 | - | 5.5 | V | | $V_{uvd}$ | undervoltage detection voltage | [2 | 1.5 | - | 1.71 | V | | $V_{uvhys}$ | undervoltage hysteresis voltage | | 33 | - | - | mV | | I <sub>IO</sub> | supply current | Normal or Listen-only mode; V <sub>TXD</sub> = V <sub>IO</sub> | - | - | 3 | μA | | | | Standby or Sleep mode;; T <sub>vj</sub> < 85 °C | - | - | 2 | μA | | | | Standby or Sleep mode; T <sub>vj</sub> < 150 °C | - | - | <tbd></tbd> | μΑ | | Supply; pi | n VBAT | , | , | | | | | V <sub>BAT</sub> battery supply voltage | | | 4.75 | - | 40 | V | | | | extended range | 4.25 | - | 40 | V | | $V_{uvd}$ | undervoltage detection voltage | all modes [2 | 4.25 | - | 4.75 | V | | I <sub>BAT</sub> | battery supply current | Normal mode; pin INH left open;<br>V <sub>BAT</sub> ≤ 28 V | - | - | 400 | μA | | | | Listen-only mode; pin INH left open;<br>V <sub>BAT</sub> ≤ 28 V | - | - | 525 | μΑ | | | | Sleep or Standby mode; CAN Offline<br>Bias mode; pin INH left open; CWE = 1;<br>CPNC = 1; PNCOK = 1; $V_{WAKE} = V_{BAT}$ ;<br>$V_{BAT} \le 28 \text{ V}$ | | | | | | | | VBATVCC = 0; Tvj < 85 °C | - | - | 450 | μA | | | | VBATVCC = 0; Tvj < 150 °C | - | - | 500 | μA | | | | VBATVCC = 1; Tvj < 85 °C | - | - | 350 | μΑ | | | | VBATVCC = 1; Tvj < 150 °C | - | - | 375 | μA | | | | Sleep or Standby mode; CAN Offline mode; pin INH left open; $V_{WAKE} = V_{BAT}$ ; $V_{BAT} \le 28 \text{ V}$ | | | | | | | | Tvj < 85 °C | - | <tbd></tbd> | 22 | μA | | | | Tvj < 150 °C | - | <tbd></tbd> | 30 | μA | | | | $V_{BAT}$ = 32 V; BCCTRL = 0; additional current due to $V_{BAT}$ being increased to 32 V | | <tbd></tbd> | 0.5 | mA | | | | $V_{BAT}$ = 40 V; BCCTRL = 0; additional current due to $V_{BAT}$ being increased to 40 V | | <tbd></tbd> | 1.8 | mA | | CAN trans | smit data input; pin TXD | | | · | • | | | V <sub>IH</sub> | HIGH-level input voltage | | 0.7V <sub>IO</sub> | - | - | V | | V <sub>IL</sub> | LOW-level input voltage | | - | - | 0.3V <sub>IO</sub> | V | TJA1445 #### High-speed CAN transceiver with partial networking Table 47. Static characteristics...continued $T_{vj}$ = -40 °C to +175°C; $V_{CC}$ = 4.5 V to 5.5 V; $V_{IO}$ = 1.71 V to 5.5 V; $V_{BAT}$ = 4.75 V to 40 V; $R_L$ = 60 $\Omega$ unless specified otherwise; all voltages are defined with respect to ground; positive currents flow into the IC. [7] | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----------------------|----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----|--------------------|------| | $V_{hys(TXD)}$ | hysteresis voltage on pin TXD | | 50 | - | - | mV | | R <sub>pu</sub> | pull-up resistance | | 20 | - | 80 | kΩ | | I <sub>IL(off)</sub> | Off state input leakage current | Off or Boot mode or $V_{IO} < V_{uvd(VIO)}$ ;<br>0 V < $V_{TXD} < V_{IO}$ | -5 | - | +5 | μA | | C <sub>i</sub> | input capacitance | Ι | 3] _ | - | 10 | pF | | CAN recei | ve data output; pin RXD | | - | ' | 1 | | | I <sub>OH</sub> | HIGH-level output current | V <sub>RXD</sub> = V <sub>IO</sub> - 0.4 V | -10 | - | -1 | mA | | I <sub>OL</sub> | LOW-level output current | V <sub>RXD</sub> = 0.4 V | 1 | - | 10 | mA | | I <sub>IL(off)</sub> | Off state input leakage current | Off or Boot mode or V <sub>IO</sub> < V <sub>uvd(VIO)</sub> ;<br>0 V < V <sub>RXD</sub> < V <sub>IO</sub> | -5 | - | +5 | μA | | Inhibit outp | out pin; pin INH | | | _ | -1 | | | ΔV <sub>H</sub> | HIGH-level voltage drop | $\Delta V_H = V_{BAT} - V_{INH}$ ; $I_{INH} = -1 \text{ mA}$ | 0 | - | 1 | V | | | | $\Delta V_H = V_{BAT} - V_{INH}$ ; $I_{INH} = -2 \text{ mA}$ | 0 | - | 2 | V | | IL | leakage current | Sleep mode; Off mode | -2 | - | 2 | μA | | I <sub>O(sc)</sub> | short-circuit output current | V <sub>INH</sub> = 0 V | -15 | - | -2 | mA | | Serial peri | oheral interface | | | | | | | input pins | SDI, SCK and SCSN | | | | | | | V <sub>IH</sub> | HIGH-level input voltage | | 0.7V <sub>IO</sub> | - | - | V | | V <sub>IL</sub> | LOW-level input voltage | | - | - | 0.3V <sub>IO</sub> | V | | V <sub>hys</sub> | hysteresis voltage | | 50 | - | - | mV | | R <sub>pd</sub> | pull-down resistance | on pins SCK and SDI; V <sub>SCK</sub> = V <sub>IL</sub> ;<br>V <sub>SDI</sub> = V <sub>IL</sub> | 20 | - | 80 | kΩ | | R <sub>pu</sub> | pull-up resistance | on pins SCK and SDI; V <sub>SCK</sub> = V <sub>IH</sub> ;<br>V <sub>SDI</sub> = V <sub>IH</sub> | 20 | - | 80 | kΩ | | | | on pin SCSN | 20 | - | 80 | kΩ | | I <sub>IL(off)</sub> | Off state input leakage current | pins SDI and SCK; Off or Boot mode or V <sub>IO</sub> < V <sub>uvd(VIO)</sub> ; 0 V < V <sub>SDI</sub> < V <sub>IO</sub> ; 0 V < V <sub>SCK</sub> < V <sub>IO</sub> | -5 | - | +5 | μΑ | | Ci | input capacitance | | - | - | 10 | pF | | output pin | SDO | | | ' | 1 | | | I <sub>OH</sub> | HIGH-level output current | V <sub>SDO</sub> = VIO - 0.4 V | -10 | - | -1 | mA | | I <sub>OL</sub> | LOW-level output current | V <sub>SDO</sub> = 0.4 V | 1 | - | 10 | mA | | I <sub>OL(off)</sub> | Off state output leakage current | V <sub>SCSN</sub> = V <sub>IO</sub> or Off or Boot mode or V <sub>IO</sub> < V <sub>uvd(VIO)</sub> ; 0 V < V <sub>SDO</sub> < V <sub>IO</sub> | -5 | - | +5 | μA | | General pu | urpose I/Os; pins GPIOx (TJA1 | 445B only) | | | | | | I <sub>OH</sub> | HIGH-level output current | V <sub>GPIOx</sub> = VIO - 0.4 V; depending on GPIO configuration | -10 | - | -1 | mA | TJA1445 All information provided in this document is subject to legal disclaimers. © 2023 NXP B.V. All rights reserved. #### High-speed CAN transceiver with partial networking Table 47. Static characteristics...continued $T_{vj}$ = -40 °C to +175°C; $V_{CC}$ = 4.5 V to 5.5 V; $V_{IO}$ = 1.71 V to 5.5 V; $V_{BAT}$ = 4.75 V to 40 V; $R_L$ = 60 $\Omega$ unless specified otherwise; all voltages are defined with respect to ground; positive currents flow into the IC. [7] | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | |-----------------------|----------------------------------|------------------------------------------------------------------------------------------------------------|-------------------|--------------------|----------|--------------------|------| | I <sub>OL</sub> | LOW-level output current | V <sub>GPIOx</sub> = 0.4 V; depending on GPIO configuration | | 1 | - | 10 | mA | | V <sub>IH</sub> | HIGH-level input voltage | depending on GPIO configuration | | 0.7V <sub>IO</sub> | - | - | V | | V <sub>IL</sub> | LOW-level input voltage | depending on GPIO configuration | | - | - | 0.3V <sub>IO</sub> | V | | V <sub>hys</sub> | hysteresis voltage | depending on GPIO configuration | | 50 | - | - | mV | | R <sub>pu</sub> | pull-up resistance | depending on GPIO configuration | | 20 | - | 80 | kΩ | | R <sub>pd</sub> | pull-down resistance | depending on GPIO configuration | | 20 | - | 80 | kΩ | | I <sub>OL(off)</sub> | Off state output leakage current | g le ava(vie), el lex le | | -5 | - | 5 | μΑ | | C <sub>i</sub> | input capacitance | | [3] | - | - | 10 | pF | | Transmitte | r enable/disable input; pin TXEI | N_N (TJA1445B only) | | | <u>'</u> | 1 | | | V <sub>IH</sub> | HIGH-level input voltage | | | 0.7V <sub>IO</sub> | - | - | V | | V <sub>IL</sub> | LOW-level input voltage | | | - | - | 0.3V <sub>IO</sub> | V | | V <sub>hys</sub> | hysteresis voltage | | 50 | | - | - | mV | | R <sub>pu</sub> | pull-up resistance | | 2 | | - | 80 | kΩ | | C <sub>i</sub> | input capacitance | | [3] | - | - | 10 | pF | | Local wake | e-up input; pin WAKE | | | | | -1 | | | R <sub>pu</sub> | pull-up resistance | $V_{WAKE} > V_{th(wake)(max)}$ for $t > t_{wake(max)}$ | | 100 | - | 400 | kΩ | | R <sub>pd</sub> | pull-down resistance | $V_{WAKE} < V_{th(wake)(min)}$ for $t > t_{wake(max)}$ | | 100 | - | 400 | kΩ | | V <sub>th(wake)</sub> | wake-up threshold voltage | Sleep or Standby mode | | 1.8 | - | 2.6 | V | | V <sub>hys</sub> | hysteresis voltage | | | 90 | - | - | mV | | Bus lines; រុ | oins CANH and CANL | | | | | -1 | | | $V_{O(dom)}$ | dominant output voltage | CAN Active mode; $V_{TXD} = 0 \text{ V}$ ; $t < t_{to(dom)TXD}$ ; $V_{CC} \ge 4.75 \text{ V}$ | | | | | Π | | | | pin CANH; R <sub>L</sub> = 50 $\Omega$ to 65 $\Omega$ | | 2.75 | 3.5 | 4.5 | V | | | | pin CANL; R <sub>L</sub> = 50 $\Omega$ to 65 $\Omega$ | | 0.5 | 1.5 | 2.25 | V | | $V_{TXsym}$ | transmitter voltage symmetry | $V_{TXsym}$ = $V_{CANH}$ + $V_{CANL}$ ; $C_{SPLIT}$ = 4.7 nF;<br>$f_{TXD}$ = 250 kHz, 1 MHz or 2.5 MHz | [3]<br>[4] | 0.9V <sub>CC</sub> | - | 1.1V <sub>CC</sub> | V | | V <sub>cm(step)</sub> | common mode voltage step | | [3]<br>[4]<br>[5] | -150 | - | +150 | mV | | V <sub>cm(p-p)</sub> | peak-to-peak common mode voltage | | [3]<br>[4]<br>[5] | -300 | - | +300 | mV | | V <sub>O(dif)</sub> | differential output voltage | CAN Active mode; dominant; Normal mode; $V_{CC} \ge 4.75$ ; $V_{TXD} = 0 \text{ V}$ ; $t < t_{to(dom)TXD}$ | [4] | | | | | | | | $R_L$ = 50 $\Omega$ to 65 $\Omega$ | | 1.5 | - | 3 | V | TJA1445 #### High-speed CAN transceiver with partial networking Table 47. Static characteristics...continued $T_{vj}$ = -40 °C to +175°C; $V_{CC}$ = 4.5 V to 5.5 V; $V_{IO}$ = 1.71 V to 5.5 V; $V_{BAT}$ = 4.75 V to 40 V; $R_{L}$ = 60 $\Omega$ unless specified otherwise; all voltages are defined with respect to ground; positive currents flow into the IC. [7] | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------------|---------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|------|------| | | | $R_L$ = 45 Ω to 70 Ω | 1.4 | - | 3.3 | V | | | | $R_L = 2240 \Omega$ [3] | 1.5 | - | 5 | V | | | | CAN Active mode; recessive; no load | | | | | | | | recessive; CAN Active, CAN Listen-only or CAN Offline Bias mode; V <sub>TXD</sub> = V <sub>IO</sub> | -50 | - | +50 | mV | | | | CAN Offline mode; no load | -0.2 | - | +0.2 | V | | V <sub>O(rec)</sub> | recessive output voltage | CAN Active, CAN Listen-only or CAN Offline Bias mode; $V_{TXD} = V_{IO}$ ; VBATVCC = 1 or VBATVCC = 0 and $V_{BAT} \ge 5.5 \text{ V}$ ; no load | 2 | 2.5 | 3 | V | | | | CAN Offline mode; no load | -0.1 | 0 | +0.1 | V | | $V_{th(RX)dif}$ | differential receiver threshold voltage | -12 V ≤ V <sub>CANH</sub> ≤ +12 V; -<br>12 V ≤ V <sub>CANL</sub> ≤ +12 V | | | | | | | | CAN Active, CAN Listen-only or CAN<br>Offline Bias mode | 0.5 | - | 0.9 | V | | | | CAN Offline mode | 0.4 | - | 1.1 | V | | $V_{rec(RX)}$ | receiver recessive voltage | -12 V ≤ V <sub>CANH</sub> ≤ +12 V; -<br>12 V ≤ V <sub>CANL</sub> ≤ +12 V | | | | | | | | CAN Active, CAN Listen-only or CAN<br>Offline Bias mode | -4 | - | +0.5 | V | | | | CAN Offline mode | -4 | - | +0.4 | V | | $V_{\text{dom(RX)}}$ | receiver dominant voltage | -12 V ≤ V <sub>CANH</sub> ≤ +12 V; -<br>12 V ≤ V <sub>CANL</sub> ≤ +12 V | | | | | | | | CAN Active, CAN Listen-only or CAN<br>Offline Bias mode | 0.9 | - | 9 | V | | | | CAN Offline mode | 1.1 | - | 9 | V | | V <sub>hys(RX)dif</sub> | differential receiver<br>hysteresis voltage | -12 V $\leq$ V <sub>CANH</sub> $\leq$ +12 V; -<br>12 V $\leq$ V <sub>CANL</sub> $\leq$ +12 V; CAN Active, CAN<br>Listen-only or CAN Offline Bias mode; no<br>load | 50 | - | - | mV | | I <sub>O(sc)</sub> | short-circuit output current | $-15 \text{ V} \le \text{V}_{\text{CANH}} \le +40 \text{ V}; -15 \text{ V} \le \text{V}_{\text{CANL}} \le +40 \text{ V}$ | - | - | 115 | mA | | I <sub>O(sc)rec</sub> | recessive short-circuit output current | -27 V $\leq$ V <sub>CANH</sub> $\leq$ +32 V; -<br>27 V $\leq$ V <sub>CANL</sub> $\leq$ +32 V; Normal or Listen-<br>only mode; V <sub>TXD</sub> = V <sub>IO</sub> | -3 | - | +3 | mA | | IL | leakage current | $V_{CC} = V_{IO} = V_{BAT} = 0$ V or pins shorted to GND via 47 K $\Omega$ ; $V_{CANH} = V_{CANL} = 5$ V; | | - | +10 | μΑ | | R <sub>i</sub> | input resistance | -2 V ≤ V <sub>CANL</sub> ≤ +7 V; -2 V ≤ V <sub>CANH</sub> ≤ +7 V | 16 | 32 | 50 | kΩ | | $\Delta R_i$ | input resistance deviation | $0 \text{ V} \le \text{V}_{CANL} \le +5 \text{ V}; 0 \text{ V} \le \text{V}_{CANH} \le +5 \text{ V}$ | -3 | - | +3 | % | | R <sub>i(dif)</sub> | differential input resistance | -2 V ≤ V <sub>CANL</sub> ≤ +7 V; -2 V ≤ V <sub>CANH</sub> ≤ +7 V | 32 | 64 | 100 | kΩ | | C <sub>i</sub> | input capacitance | [3] | - | - | 20 | pF | TJA144 #### High-speed CAN transceiver with partial networking Table 47. Static characteristics...continued $T_{vj}$ = -40 °C to +175°C; $V_{CC}$ = 4.5 V to 5.5 V; $V_{IO}$ = 1.71 V to 5.5 V; $V_{BAT}$ = 4.75 V to 40 V; $R_L$ = 60 $\Omega$ unless specified otherwise; all voltages are defined with respect to ground; positive currents flow into the IC. [7] | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | | |-----------------------|---------------------------------------|------------|-----|-----|-----|------|--|--| | C <sub>i(dif)</sub> | differential input capacitance | [3] | - | - | 10 | pF | | | | Temperature detection | | | | | | | | | | T <sub>j(sd)</sub> | shutdown junction<br>temperature | [3] | 180 | - | 200 | °C | | | | T <sub>j(sd)rel</sub> | release shutdown junction temperature | [3] | 175 | - | 195 | °C | | | - [1] All parameters are guaranteed over the junction temperature range by design. Factory testing uses correlated test conditions to cover the specified temperature and power supply voltage ranges. - [2] Undervoltage is detected between min and max values. Undervoltage is guaranteed to be detected below min value and guaranteed not to be detected above max value. - [3] Not tested in production; guaranteed by design. - The test circuit used to measure the bus output voltage symmetry and the common-mode voltages (which includes C<sub>SPLIT</sub>) is shown in Figure 18. - [4] The test circuit [5] See Figure 11. #### High-speed CAN transceiver with partial networking # 10 Dynamic characteristics Table 48. Dynamic characteristics $T_{vj}$ = -40 °C to +175 °C; $V_{CC}$ = 4.5 V to 5.5 V; $V_{IO}$ = 1.71 V to 5.5 V; $V_{BAT}$ = 4.5 V to 40 V; $R_L$ = 60 $\Omega$ unless specified otherwise; all voltages are defined with respect to ground. [1] | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | |--------------------------------------|-------------------------------------------------------------------|-------------------------------------------------------------------------------------------|------------|-----|-----|----------|------| | CAN timing cl | naracteristics; t <sub>bit(TXD)</sub> ≥ 200 ns; see <u>Figure</u> | 12, Figure 13 and Figure 17 | | | ' | ' | | | t <sub>d(TXD-busdom)</sub> | delay time from TXD to bus dominant | Normal mode | | - | - | 102.5 | ns | | t <sub>d(TXD-busrec)</sub> | delay time from TXD to bus recessive | Normal mode | | - | - | 102.5 | ns | | t <sub>d(busdom-RXD)</sub> | delay time from bus dominant to RXD | Normal or Listen-Only mode | | - | - | 131 | ns | | t <sub>d(busrec-RXD)</sub> | delay time from bus recessive to RXD | Normal or Listen-Only mode | | - | - | 131 | ns | | t <sub>d(TXDL-RXDL)</sub> | delay time from TXD LOW to RXD LOW | Normal mode | | - | - | 210 | ns | | t <sub>d(TXDH-RXDH)</sub> | delay time from TXD HIGH to RXD HIGH | Normal mode | | - | - | 210 | ns | | | g characteristics according to ISO 11898-2 | 2016; see <u>Figure 13</u> and <u>Figure 17</u> | - | | | | | | t <sub>bit(bus)</sub> <sup>[2]</sup> | transmitted recessive bit width | 2 Mbit/s (t <sub>bit(TXD)</sub> = 500 ns) | | | - | 530 | ns | | | | 5 Mbit/s (t <sub>bit(TXD)</sub> = 200 ns) | | 155 | - | 210 | ns | | $\Delta t_{rec}$ | receiver timing symmetry | 2 Mbit/s | | -65 | - | +40 | ns | | | | 5 Mbit/s | | -45 | - | +15 | ns | | t <sub>bit(RXD)</sub> <sup>[3]</sup> | bit time on pin RXD | 2 Mbit/s (t <sub>bit(TXD)</sub> = 500 ns) | | 400 | - | 550 | ns | | | | 5 Mbit/s (t <sub>bit(TXD)</sub> = 200 ns) | | 120 | - | 220 | ns | | Dominant time | e-out times | | | ' | ' | <u>'</u> | | | t <sub>to(dom)TXD</sub> | TXD dominant time-out time | V <sub>TXD</sub> = 0 V; Normal mode | [4]<br>[5] | 0.8 | - | 4 | ms | | t <sub>to(dom)bus</sub> | bus dominant time-out time | V <sub>O(dif)</sub> > 0.9 V; Normal or Listen-<br>Only mode | [4]<br>[5] | 0.8 | - | 4 | ms | | Bus wake-up | times; pins CANH and CANL; see Figure 6 | and Figure 7 | | l | | | | | t <sub>wake(busdom)</sub> | bus dominant wake-up time | CAN Offline mode | [4]<br>[6] | 0.5 | - | 1.45 | μs | | t <sub>wake(busrec)</sub> | bus recessive wake-up time | CAN Offline mode | [4]<br>[6] | 0.5 | - | 1.45 | μs | | t <sub>to(wake)bus</sub> | bus wake-up time-out time | CAN Offline mode | [4]<br>[5] | 0.8 | - | 9 | ms | | t <sub>d(busact-bias)</sub> | bus bias reaction time | CAN Offline mode | | - | - | 250 | μs | | t <sub>to(silence)</sub> | bus silence time-out time | timer reset and restarted when<br>bus changes from dominant to<br>recessive or vice versa | | 0.6 | - | 1.2 | s | | Serial periphe | eral interface timing; pins SCSN, SCK, SDI a | and SDO; see <u>Figure 14</u> | | | 1 | 1 | | | t <sub>cy(clk)</sub> | clock cycle time | Normal, Listen-Only, Standby or Sleep mode | | 250 | - | - | ns | | t <sub>SPILEAD</sub> | SPI enable lead time | Normal, Listen-Only, Standby or Sleep mode | | 50 | - | - | ns | ## High-speed CAN transceiver with partial networking Table 48. Dynamic characteristics...continued $T_{vj}$ = -40 °C to +175 °C; $V_{CC}$ = 4.5 V to 5.5 V; $V_{IO}$ = 1.71 V to 5.5 V; $V_{BAT}$ = 4.5 V to 40 V; $R_L$ = 60 $\Omega$ unless specified otherwise; all voltages are defined with respect to ground. [1] | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------------------------|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|----------|------|----------| | t <sub>SPILAG</sub> | SPI enable lag time | Normal, Listen-Only, Standby or Sleep mode | 50 | - | - | ns | | t <sub>clk(H)</sub> | clock HIGH time | Normal, Listen-Only, Standby or Sleep mode | 100 | - | - | ns | | t <sub>clk(L)</sub> | clock LOW time | Normal, Listen-Only, Standby or Sleep mode | 100 | - | - | ns | | t <sub>su(D)</sub> | data input set-up time | Normal, Listen-Only, Standby or Sleep mode | 50 | - | - | ns | | t <sub>h(D)</sub> | data input hold time | Normal, Listen-Only, Standby or Sleep mode | 50 | - | - | ns | | $t_{v(Q)}$ | data output valid time | C <sub>L</sub> = 30 pF; Normal, Listen-Only,<br>Standby or Sleep mode; pin<br>SDO | - | - | 50 | ns | | d(SDI-SDO) | SDI to SDO delay time | C <sub>L</sub> = 30 pF; Normal, Listen-Only,<br>Standby or Sleep mode; SPI<br>address bits and read-only bit;<br>pin SDO | - | - | 50 | ns | | t <sub>WH(S)</sub> | chip select pulse width HIGH | Normal, Listen-Only, Standby or Sleep mode | 250 | - | - | ns | | t <sub>d(SCKL-SCSN)</sub> | delay time from SCK LOW to SCSN LOW | Normal, Listen-Only, Standby or Sleep mode; pin SCSN | 50 | - | - | ns | | t <sub>to(SPI)</sub> <sup>[7]</sup> | SPI time-out time | | 1.6 | - | 2.4 | ms | | CAN partial n | etworking | | <u> </u> | <u> </u> | | <u>'</u> | | N <sub>bit(idle)</sub> | number of idle bits | CWE = 1; CPNC = 1;<br>PNCOK = 1 | <sup>[4]</sup> 6 | - | 10 | - | | t <sub>fltr(bit)</sub> dom | dominant bit filter time | arbitration data rate ≤ 500 kbit/s; CWE = 1; CPNC = 1; PNCOK = 1; PNECC = 1; IDFS = 0x0 | [ <sup>4</sup> ] 5 | - | 17.5 | % | | | | Tadia priase bit rate less train | [ <sup>4</sup> ] 5 | - | 17.5 | % | | | | data phase bit rate less than or<br>equal to ten times the arbitration<br>bit rate or 5 Mbit/s, whichever<br>is lower;CWE = 1; CPNC = 1;<br>PNCOK = 1; PNECC = 1;<br>IDFS = 0x2 | 2.5 | - | 8.75 | % | | | | CWE = 1; CPNC = 1;<br>PNCOK = 1; PNECC = 1;<br>IDFS = 0x3 | 18 | - | 93 | ns | ## High-speed CAN transceiver with partial networking Table 48. Dynamic characteristics...continued $T_{vj}$ = -40 °C to +175 °C; $V_{CC}$ = 4.5 V to 5.5 V; $V_{IO}$ = 1.71 V to 5.5 V; $V_{BAT}$ = 4.5 V to 40 V; $R_L$ = 60 $\Omega$ unless specified otherwise; all voltages are defined with respect to ground. [1] | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | |---------------------------|----------------------------------------------------------|--------------------------------------------------------------------------------|-------------|----------|-----|------|----------| | | | CWE = 1; CPNC = 1;<br>PNCOK = 1; PNECC = 1;<br>IDFS = 0x4 | [4] | 42 | - | 119 | ns | | | | CWE = 1; CPNC = 1;<br>PNCOK = 1; PNECC = 1;<br>IDFS = 0x5 | [4] | 67 | - | 145 | ns | | | | CWE = 1, CPNC = 1,<br>PNCOK = 1, PNECC = 1;<br>IDFS = 0x6 | | 91 | - | 170 | ns | | Interrupt time | e-up time; pin RXD; GPIOx (when configure | ed as an interrupt output; TJA1445B | only | y) | | ' | • | | t <sub>to(int)</sub> | interrupt time-out time | | | 0.9 | - | 1.1 | ms | | General purp | pose I/Os; pins GPIOx (TJA1445B only) | | | | | | | | t <sub>fltr</sub> | filter time | pin configured as input except<br>when TXD2 option is selected<br>for GPIO2 | [9] | 1 | - | 10 | μs | | t <sub>w(min)</sub> | minimum pulse width | pin configured as output except<br>when RXD2 option is selected<br>for GPIO1 | | 3 | - | - | μs | | Transmitter e | enable/disable input; pin TXEN_N (TJA144 | 5B only) | | | | | | | t <sub>fltr</sub> | filter time | | [9] | 1 | Ī- | 5 | μs | | Mode transit | ions; see <u>Section 6.2, Figure 6</u> and <u>Figure</u> | 7 | | <u> </u> | | | 1 | | t <sub>t(moch)</sub> | mode change transition time | [4] | | - | - | 50 | μs | | t <sub>startup</sub> | start-up time | | [4] | - | - | 1 | ms | | t <sub>startup(RXD)</sub> | RXD start-up time | after local or remote wake-up detected | [4]<br>[10] | 0 | - | 20 | μs | | t <sub>startup(INH)</sub> | INH start-up time | after local or remote wake-up<br>detected; transition from Sleep<br>to Standby | [4]<br>[11] | 0 | - | 40 | μs | | t <sub>t(snm)</sub> | SNM transition time | bus dominant time for Start-to-<br>Normal mode boot | | 11 | - | 16 | ms | | t <sub>to(MCU)</sub> | MCU time-out time | LUVIOSEL = 0 | | 940 | - | 1300 | ms | | | | LUVIOSEL = 1 | | 1880 | - | 2600 | ms | | Local wake-ı | up input; pin WAKE, see Section 6.2.2 and | Table 34 | | | | | <u>'</u> | | t <sub>wake</sub> | wake-up time | in response to a falling or rising edge on pin WAKE; Standby or Sleep mode | [12] | | | | | | | | short wake-up time:<br>WFC = 0 | | 20 | - | 50 | μs | | | | long wake-up time: WFC = 1 | | 12 | - | 18 | ms | | Undervoltage | e detection; see <u>Section 6.2</u> and <u>Figure 5</u> | | | | | | | | t <sub>det(uv)</sub> | undervoltage detection time | ≥ 100 mV input overdrive | | | | | | TJA1445 #### High-speed CAN transceiver with partial networking Table 48. Dynamic characteristics...continued $T_{vj}$ = -40 °C to +175 °C; $V_{CC}$ = 4.5 V to 5.5 V; $V_{IO}$ = 1.71 V to 5.5 V; $V_{BAT}$ = 4.5 V to 40 V; $R_L$ = 60 $\Omega$ unless specified otherwise; all voltages are defined with respect to ground. [1] | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | |--------------------------|----------------------------------|--------------------------------------------------------|-------------|-----|-----|------|------| | | | on pin VBAT | [4] | - | - | 30 | μs | | | | on pin VCC | [4] | - | - | 30 | μs | | | | on pin VIO | [4] | - | - | 30 | μs | | t <sub>det(uv)long</sub> | long undervoltage detection time | on pin VIO; LUVIOSEL = 0;<br>t <sub>det(uv)long1</sub> | [4]<br>[13] | 100 | - | 160 | ms | | | | on pin VIO; LUVIOSEL = 1;<br>t <sub>det(uv)long2</sub> | [4]<br>[13] | 850 | - | 1150 | ms | | t <sub>rec(uv)</sub> | undervoltage recovery time | ≥ 100 mV input overdrive | | | | | | | | | on pin VBAT | [4] | - | - | 50 | μs | | | | on pin VCC | [4] | - | - | 50 | μs | | | | on pin VIO | [4] | - | - | 50 | μs | - All parameters are guaranteed over the junction temperature range by design. Factory testing uses correlated test conditions to cover the specified [1] temperature and power supply voltage ranges. - [3] - $$\begin{split} t_{\text{bit(Dus)}} &= \Delta t_{\text{bit(Dus)}} + t_{\text{bit(TXD)}}. \\ t_{\text{bit(RXD)}} &= \Delta t_{\text{bit(RXD)}} + t_{\text{bit(TXD)}}. \\ \text{Not tested in procduction; guaranteed by design} \end{split}$$ - Time-out occurs between the min and max values. Time-out is guaranteed not to occur below the min value; time-out is guaranteed to occur above the [5] - [6] A dominant/recessive phase shorter than the min value is guaranteed not be seen as a dominant/recessive bit; a dominant/recessive phase longer than the max value is guaranteed to be seen as a dominant/recessive bit. - See Section 6.10.1. - Up to 2 Mbit/s data speed. - Pulses shorter than the min value are guaranteed to be filtered out; pulses longer than the max value are guaranteed to be processed. - When a wake-up is detected, RXD start-up time is between the min and max values. RXD cannot be relied on below the min value; RXD can be relied on above the max value; see Figure 6 and Figure 7. - [11] INH switches HIGH between the min and max values after a wake-up had been detected. INH is guaranteed to be floating below the min value and guaranteed to be HIGH above the max value; see Figure 6 and Figure 7. - The device is guaranteed to wake up above the max. value and guaranteed not to wake up below the min. value. - An undervoltage longer than the max value is guaranteed to force a transition to Sleep mode; an undervoltage shorter than the min value is guaranteed not to force a transition to Sleep mode. #### High-speed CAN transceiver with partial networking #### High-speed CAN transceiver with partial networking (2) The data output valid time is valid for the SPI data bits. Figure 14. SPI timing diagram High-speed CAN transceiver with partial networking # 11 Application information The minimum external circuitry needed with the TJA1445 is shown in <u>Figure 15</u> and <u>Figure 16</u>. See the application hints (<u>Section 11.2</u>) for further information about external components and PCB layout requirements. ## 11.1 Application diagram #### High-speed CAN transceiver with partial networking ## 11.2 Application hints Further information on the application of the TJA1445 can be found in NXP application hints AHxxxx *'TxxxxApplication Hints'*, available on request from NXP Semiconductors. High-speed CAN transceiver with partial networking ## 12 Test information ## 12.1 Quality information This product has been qualified in accordance with the Automotive Electronics Council (AEC) standard *Q100 Rev-H - Failure mechanism based stress test qualification for integrated circuits*, and is suitable for use in automotive applications. #### High-speed CAN transceiver with partial networking # 13 Package outline #### Note 1. Plastic or metal protrusions of 0.15 mm (0.006 inch) maximum per side are not included. | OUTLINE | | REFER | ENCES | EUROPEAN | ISSUE DATE | |----------|--------|--------|-------|------------|---------------------------------| | VERSION | IEC | JEDEC | JEITA | PROJECTION | ISSUE DATE | | SOT108-1 | 076E06 | MS-012 | | | <del>99-12-27</del><br>03-02-19 | Figure 19. Package outline SOT108-1 (SO14) 45 All information provided in this document is subject to legal disclaimers. © 2023 NXP B.V. All rights reserved. #### High-speed CAN transceiver with partial networking ### High-speed CAN transceiver with partial networking High-speed CAN transceiver with partial networking # 14 Handling information All input and output pins are protected against ElectroStatic Discharge (ESD) under normal handling. When handling ensure that the appropriate precautions are taken as described in *JESD625-A* or equivalent standards. ## 15 Soldering of SMD packages This text provides a very brief insight into a complex technology. A more in-depth account of soldering ICs can be found in Application Note *AN10365 "Surface mount reflow soldering description"*. #### 15.1 Introduction to soldering Soldering is one of the most common methods through which packages are attached to Printed Circuit Boards (PCBs), to form electrical circuits. The soldered joint provides both the mechanical and the electrical connection. There is no single soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and Surface Mount Devices (SMDs) are mixed on one printed wiring board; however, it is not suitable for fine pitch SMDs. Reflow soldering is ideal for the small pitches and high densities that come with increased miniaturization. #### 15.2 Wave and reflow soldering Wave soldering is a joining technology in which the joints are made by solder coming from a standing wave of liquid solder. The wave soldering process is suitable for the following: - · Through-hole components - Leaded or leadless SMDs, which are glued to the surface of the printed circuit board Not all SMDs can be wave soldered. Packages with solder balls, and some leadless packages which have solder lands underneath the body, cannot be wave soldered. Also, leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered, due to an increased probability of bridging. The reflow soldering process involves applying solder paste to a board, followed by component placement and exposure to a temperature profile. Leaded packages, packages with solder balls, and leadless packages are all reflow solderable. Key characteristics in both wave and reflow soldering are: - · Board specifications, including the board finish, solder masks and vias - · Package footprints, including solder thieves and orientation - · The moisture sensitivity level of the packages - · Package placement - · Inspection and repair - · Lead-free soldering versus SnPb soldering #### 15.3 Wave soldering Key characteristics in wave soldering are: - Process issues, such as application of adhesive and flux, clinching of leads, board transport, the solder wave parameters, and the time during which components are exposed to the wave - · Solder bath specifications, including temperature and impurities TJA1445 #### High-speed CAN transceiver with partial networking ### 15.4 Reflow soldering Key characteristics in reflow soldering are: - Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see Figure 22) than a SnPb process, thus reducing the process window - Solder paste printing issues including smearing, release, and adjusting the process window for a mix of large and small components on one board - Reflow temperature profile; this profile includes preheat, reflow (in which the board is heated to the peak temperature) and cooling down. It is imperative that the peak temperature is high enough for the solder to make reliable solder joints (a solder paste characteristic). In addition, the peak temperature must be low enough that the packages and/or boards are not damaged. The peak temperature of the package depends on package thickness and volume and is classified in accordance with <u>Table 49</u> and <u>Table 50</u> Table 49. SnPb eutectic process (from J-STD-020D) | Package thickness (mm) | Package reflow temperature (°C) | | | |------------------------|---------------------------------|-------|--| | | Volume (mm³) | | | | | < 350 | ≥ 350 | | | < 2.5 | 235 | 220 | | | ≥ 2.5 | 220 | 220 | | Table 50. Lead-free process (from J-STD-020D) | Package thickness (mm) | Package reflow temperature (°C) | | | | |------------------------|---------------------------------|-------------|--------|--| | | Volume (mm³) | | | | | | < 350 | 350 to 2000 | > 2000 | | | < 1.6 | 260 | 260 | 260 | | | 1.6 to 2.5 | 260 | 250 | 245 | | | > 2.5 | 250 | 245 | 245 | | Moisture sensitivity precautions, as indicated on the packing, must be respected at all times. Studies have shown that small packages reach higher temperatures during reflow soldering, see Figure 22. #### High-speed CAN transceiver with partial networking For further information on temperature profiles, refer to Application Note *AN10365 "Surface mount reflow soldering description"*. High-speed CAN transceiver with partial networking # 16 Appendix: ISO 11898-2:2016 parameter cross-reference lists Table 51. ISO 11898-2:2016 to NXP data sheet parameter conversion | ISO 11898-2:2016 | | NXP data sheet | | | |-----------------------------------------------------------------------------------------------------|------------------------------------------|---------------------------|-----------------------------------------|--| | Parameter | Notation | Symbol | Parameter | | | HS-PMA dominant output characteristics | | | | | | Single ended voltage on CAN_H | V <sub>CAN_H</sub> | V <sub>O(dom)</sub> | dominant output voltage | | | Single ended voltage on CAN_L | V <sub>CAN_L</sub> | | | | | Differential voltage on normal bus load | $V_{Diff}$ | V <sub>O(dif)</sub> | differential output voltage | | | Differential voltage on effective resistance during arbitration | ] | | | | | Optional: Differential voltage on extended bus load range | | | | | | HS-PMA driver symmetry | | | | | | Driver symmetry | V <sub>SYM</sub> | V <sub>TXsym</sub> | transmitter voltage symmetry | | | Maximum HS-PMA driver output current | | | | | | Absolute current on CAN_H | I <sub>CAN_H</sub> | I <sub>O(sc)</sub> | short-circuit output current | | | Absolute current on CAN_L | I <sub>CAN_L</sub> | | | | | HS-PMA recessive output characteristics, bus biasing ac | ctive/inacti | ve | | | | Single ended output voltage on CAN_H | V <sub>CAN_H</sub> | V <sub>O(rec)</sub> | recessive output voltage | | | Single ended output voltage on CAN_L | V <sub>CAN_L</sub> | | | | | Differential output voltage | $V_{Diff}$ | V <sub>O(dif)</sub> | differential output voltage | | | Optional HS-PMA transmit dominant time-out | | | | | | Transmit dominant time-out, long | t <sub>dom</sub> | t <sub>to(dom)TXD</sub> | TXD dominant time-out time | | | Transmit dominant time-out, short | | | | | | HS-PMA static receiver input characteristics, bus biasing | g active/ina | active | | | | Recessive state differential input voltage range<br>Dominant state differential input voltage range | $V_{Diff}$ | V <sub>th(RX)dif</sub> | differential receiver threshold voltage | | | | | V <sub>rec(RX)</sub> | receiver recessive voltage | | | | | $V_{dom(RX)}$ | receiver dominant voltage | | | HS-PMA receiver input resistance (matching) | | | | | | Differential internal resistance | R <sub>Diff</sub> | R <sub>i(dif)</sub> | differential input resistance | | | Single ended internal resistance | R <sub>CAN_H</sub><br>R <sub>CAN_L</sub> | R <sub>i</sub> | input resistance | | | Matching of internal resistance | MR | ΔR <sub>i</sub> | input resistance deviation | | | HS-PMA implementation loop delay requirement | | | | | | Loop delay | t <sub>Loop</sub> | t <sub>d(TXDH-RXDH)</sub> | delay time from TXD HIGH to RXD HIGH | | | | | t <sub>d(TXDL-RXDL)</sub> | delay time from TXD LOW to RXD LOW | | ## High-speed CAN transceiver with partial networking Table 51. ISO 11898-2:2016 to NXP data sheet parameter conversion...continued | ISO 11898-2:2016 | | NXP data sheet | | | |----------------------------------------------------------------------------------------------------|---------------------------------------------------------------|-------------------------------|---------------------------------------|--| | Parameter | Notation | Symbol | Parameter | | | Optional HS-PMA implementation data signal timing requ<br>Mbit/s and above 2 Mbit/s up to 5 Mbit/s | uirements f | or use with bit | rates above 1 Mbit/s up to 2 | | | Transmitted recessive bit width @ 2 Mbit/s / @ 5 Mbit/s, intended | t <sub>Bit(Bus)</sub> | t <sub>bit(bus)</sub> | transmitted recessive bit width | | | Received recessive bit width @ 2 Mbit/s / @ 5 Mbit/s | t <sub>Bit(RXD)</sub> | t <sub>bit(RXD)</sub> | bit time on pin RXD | | | Receiver timing symmetry @ 2 Mbit/s / @ 5 Mbit/s | $\Delta t_{Rec}$ | $\Delta t_{rec}$ | receiver timing symmetry | | | <b>HS-PMA maximum ratings of <math>V_{CAN\_H}</math></b> , $V_{CAN\_L}$ and $V_{Diff}$ | | | | | | Maximum rating V <sub>Diff</sub> | $V_{Diff}$ | V <sub>(CANH-CANL)</sub> | voltage between pin CANH and pin CANL | | | General maximum rating V <sub>CAN_H</sub> and V <sub>CAN_L</sub> | V <sub>CAN_H</sub> | V <sub>x</sub> | voltage on pin x | | | Optional: Extended maximum rating VCAN_H and VCAN_L | V <sub>CAN_L</sub> | | | | | HS-PMA maximum leakage currents on CAN_H and CAN | HS-PMA maximum leakage currents on CAN_H and CAN_L, unpowered | | | | | Leakage current on CAN_H, CAN_L | I <sub>CAN_H</sub><br>I <sub>CAN_L</sub> | IL | leakage current | | | HS-PMA bus biasing control timings | | | | | | CAN activity filter time, long | t <sub>Filter</sub> | t <sub>wake(busdom)</sub> [1] | bus dominant wake-up time | | | CAN activity filter time, short | 1 | t <sub>wake(busrec)</sub> | bus recessive wake-up time | | | Wake-up time-out, short | t <sub>Wake</sub> | t <sub>to(wake)bus</sub> | bus wake-up time-out time | | | Wake-up time-out, long | 1 | | | | $<sup>[1] \</sup>hspace{0.5cm} \textbf{t}_{\text{fltr}(\text{wake})\text{bus}} \text{ - bus wake-up filter time, in devices with basic wake-up functionality}$ # 17 Revision history ### Table 52. Revision history | Document ID | Release date | Description | |-------------|---------------|-----------------| | TJA1445 v.1 | ## Month YYYY | Initial version | #### High-speed CAN transceiver with partial networking # Legal information #### Data sheet status | Document status <sup>[1][2]</sup> | Product status <sup>[3]</sup> | Definition | |-----------------------------------|-------------------------------|---------------------------------------------------------------------------------------| | Objective [short] data sheet | Development | This document contains data from the objective specification for product development. | | Preliminary [short] data sheet | Qualification | This document contains data from the preliminary specification. | | Product [short] data sheet | Production | This document contains the product specification. | - [1] Please consult the most recently issued document before initiating or completing a design. - [2] The term 'short data sheet' is explained in section "Definitions". - [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="https://www.nxp.com">https://www.nxp.com</a>. #### **Definitions** **Draft** — A draft status on a document indicates that the content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included in a draft version of a document and shall have no liability for the consequences of use of such information. Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail. Product specification — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet. #### **Disclaimers** Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors. In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors. Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. **Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products. NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect. Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device. Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at https://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer. No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. TJA1445 All information provided in this document is subject to legal disclaimers. © 2023 NXP B.V. All rights reserved. #### High-speed CAN transceiver with partial networking Suitability for use in automotive applications — This NXP product has been qualified for use in automotive applications. If this product is used by customer in the development of, or for incorporation into, products or services (a) used in safety critical applications or (b) in which failure could lead to death, personal injury, or severe physical or environmental damage (such products and services hereinafter referred to as "Critical Applications"), then customer makes the ultimate design decisions regarding its products and is solely responsible for compliance with all legal, regulatory, safety, and security related requirements concerning its products, regardless of any information or support that may be provided by NXP. As such, customer assumes all risk related to use of any products in Critical Applications and NXP and its suppliers shall not be liable for any such use by customer. Accordingly, customer will indemnify and hold NXP harmless from any claims, liabilities, damages and associated costs and expenses (including attorneys' fees) that NXP may incur related to customer's incorporation of any product in a Critical Application. **Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities. **Translations** — A non-English (translated) version of a document, including the legal information in that document, is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions. Security — Customer understands that all NXP products may be subject to unidentified vulnerabilities or may support established security standards or specifications with known limitations. Customer is responsible for the design and operation of its applications and products throughout their lifecycles to reduce the effect of these vulnerabilities on customer's applications and products. Customer's responsibility also extends to other open and/or proprietary technologies supported by NXP products for use in customer's applications. NXP accepts no liability for any vulnerability. Customer should regularly check security updates from NXP and follow up appropriately. Customer shall select products with security features that best meet rules, regulations, and standards of the intended application and make the ultimate design decisions regarding its products and is solely responsible for compliance with all legal, regulatory, and security related requirements concerning its products, regardless of any information or support that may be provided by NXP. NXP has a Product Security Incident Response Team (PSIRT) (reachable at <a href="PSIRT@nxp.com">PSIRT@nxp.com</a>) that manages the investigation, reporting, and solution release to security vulnerabilities of NXP products. **NXP B.V.** — NXP B.V. is not an operating company and it does not distribute or sell products. #### **Trademarks** Notice: All referenced brands, product names, service names, and trademarks are the property of their respective owners. NXP — wordmark and logo are trademarks of NXP B.V. ## High-speed CAN transceiver with partial networking ## **Contents** | 1 | General description1 | |---------|-------------------------------------------| | 2 | Features and benefits1 | | 2.1 | General1 | | 2.2 | Predictable and fail-safe behavior2 | | 2.3 | Low-power management2 | | 2.4 | Diagnosis and Protection2 | | 3 | Ordering information2 | | 4 | Block diagram3 | | 5 | Pinning information5 | | 5.1 | Pinning5 | | 5.2 | Pin description5 | | 6 | Functional description | | 6.1 | Supply7 | | 6.2 | | | | System operating modes | | 6.2.1 | Pin and functional block states per | | | operating mode10 | | 6.2.2 | Local wake-up via the WAKE pin10 | | 6.3 | CAN operating modes11 | | 6.3.1 | Functional block state per CAN operating | | | mode12 | | 6.3.2 | CAN wake-up 13 | | 6.3.2.1 | CAN wake-up pattern (WUP) 13 | | 6.3.2.2 | CAN wake-up frame (WUF)15 | | 6.4 | Interrupt processing18 | | 6.5 | Device ID18 | | 6.6 | Lock control | | 6.7 | General-purpose memory18 | | 6.8 | GPIO pins - TJA1445B only 18 | | 6.9 | Failure handling19 | | 6.9.1 | TXD dominant timeout19 | | 6.9.2 | CAN transmitter enable/disable(TXEN_N) - | | 0.0 | TJA1445B only | | 6.9.3 | Bus dominant timeout | | 6.9.4 | VBAT undervoltage20 | | 6.9.5 | VIO undervoltage20 | | 6.9.6 | VCC undervoltage | | 6.9.7 | Overtemperature | | 6.9.8 | MCU reaction timeout | | 6.10 | SPI interface | | 6.10.1 | SPI error handling | | 6.10.1 | | | | SPI system reset | | 6.10.3 | SPI register map | | 6.10.4 | System control and status registers24 | | 6.10.5 | CAN configuration and status registers 26 | | 6.10.6 | GPIO configuration and status registers: | | 0.40 = | TJA1445B only | | 6.10.7 | Partial networking registers | | 6.10.8 | System reset register35 | | 6.10.9 | Wake-up pulse configuration register 35 | | 6.10.10 | Interrupt registers35 | | 6.10.11 | Lock control register39 | | 6.10.12 | General-purpose memory registers39 | | 6.10.13 | Device identification register40 | | 7 | Limiting values | 41 | |------|--------------------------------------|----| | 8 | Thermal characteristics | | | 9 | Static characteristics | | | 10 | Dynamic characteristics | 49 | | 11 | Application information | | | 11.1 | Application diagram | | | 11.2 | Application hints | | | 12 | Test information | | | 12.1 | Quality information | 57 | | 13 | Package outline | | | 14 | Handling information | | | 15 | Soldering of SMD packages | | | 15.1 | Introduction to soldering | | | 15.2 | Wave and reflow soldering | | | 15.3 | Wave soldering | | | 15.4 | Reflow soldering | | | 16 | Appendix: ISO 11898-2:2016 parameter | | | | cross-reference lists | 64 | | 17 | Revision history | | | | Legal information | | | | - <b>3</b> | | Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.